2005-07-02 18:31:34 +04:00
|
|
|
/*
|
|
|
|
* QEMU Sparc SLAVIO aux io port emulation
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2005-07-02 18:31:34 +04:00
|
|
|
* Copyright (c) 2005 Fabrice Bellard
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2005-07-02 18:31:34 +04:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
#include "vl.h"
|
|
|
|
/* debug misc */
|
|
|
|
//#define DEBUG_MISC
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is the auxio port, chip control and system control part of
|
|
|
|
* chip STP2001 (Slave I/O), also produced as NCR89C105. See
|
|
|
|
* http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
|
|
|
|
*
|
|
|
|
* This also includes the PMC CPU idle controller.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifdef DEBUG_MISC
|
|
|
|
#define MISC_DPRINTF(fmt, args...) \
|
|
|
|
do { printf("MISC: " fmt , ##args); } while (0)
|
|
|
|
#else
|
|
|
|
#define MISC_DPRINTF(fmt, args...)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
typedef struct MiscState {
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_irq irq;
|
2005-07-02 18:31:34 +04:00
|
|
|
uint8_t config;
|
|
|
|
uint8_t aux1, aux2;
|
2007-11-04 20:27:07 +03:00
|
|
|
uint8_t diag, mctrl;
|
|
|
|
uint32_t sysctrl;
|
2005-07-02 18:31:34 +04:00
|
|
|
} MiscState;
|
|
|
|
|
2007-05-26 21:39:43 +04:00
|
|
|
#define MISC_SIZE 1
|
2007-11-04 20:27:07 +03:00
|
|
|
#define SYSCTRL_MAXADDR 3
|
|
|
|
#define SYSCTRL_SIZE (SYSCTRL_MAXADDR + 1)
|
2005-07-02 18:31:34 +04:00
|
|
|
|
|
|
|
static void slavio_misc_update_irq(void *opaque)
|
|
|
|
{
|
|
|
|
MiscState *s = opaque;
|
|
|
|
|
|
|
|
if ((s->aux2 & 0x4) && (s->config & 0x8)) {
|
2007-04-07 22:14:41 +04:00
|
|
|
MISC_DPRINTF("Raise IRQ\n");
|
|
|
|
qemu_irq_raise(s->irq);
|
2005-07-02 18:31:34 +04:00
|
|
|
} else {
|
2007-04-07 22:14:41 +04:00
|
|
|
MISC_DPRINTF("Lower IRQ\n");
|
|
|
|
qemu_irq_lower(s->irq);
|
2005-07-02 18:31:34 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void slavio_misc_reset(void *opaque)
|
|
|
|
{
|
|
|
|
MiscState *s = opaque;
|
|
|
|
|
2005-10-30 20:24:19 +03:00
|
|
|
// Diagnostic and system control registers not cleared in reset
|
2005-07-02 18:31:34 +04:00
|
|
|
s->config = s->aux1 = s->aux2 = s->mctrl = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void slavio_set_power_fail(void *opaque, int power_failing)
|
|
|
|
{
|
|
|
|
MiscState *s = opaque;
|
|
|
|
|
|
|
|
MISC_DPRINTF("Power fail: %d, config: %d\n", power_failing, s->config);
|
|
|
|
if (power_failing && (s->config & 0x8)) {
|
2007-10-06 15:28:21 +04:00
|
|
|
s->aux2 |= 0x4;
|
2005-07-02 18:31:34 +04:00
|
|
|
} else {
|
2007-10-06 15:28:21 +04:00
|
|
|
s->aux2 &= ~0x4;
|
2005-07-02 18:31:34 +04:00
|
|
|
}
|
|
|
|
slavio_misc_update_irq(s);
|
|
|
|
}
|
|
|
|
|
2007-11-04 20:27:07 +03:00
|
|
|
static void slavio_misc_mem_writeb(void *opaque, target_phys_addr_t addr,
|
|
|
|
uint32_t val)
|
2005-07-02 18:31:34 +04:00
|
|
|
{
|
|
|
|
MiscState *s = opaque;
|
|
|
|
|
|
|
|
switch (addr & 0xfff0000) {
|
|
|
|
case 0x1800000:
|
2007-10-06 15:28:21 +04:00
|
|
|
MISC_DPRINTF("Write config %2.2x\n", val & 0xff);
|
|
|
|
s->config = val & 0xff;
|
|
|
|
slavio_misc_update_irq(s);
|
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
case 0x1900000:
|
2007-10-06 15:28:21 +04:00
|
|
|
MISC_DPRINTF("Write aux1 %2.2x\n", val & 0xff);
|
|
|
|
s->aux1 = val & 0xff;
|
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
case 0x1910000:
|
2007-10-06 15:28:21 +04:00
|
|
|
val &= 0x3;
|
|
|
|
MISC_DPRINTF("Write aux2 %2.2x\n", val);
|
|
|
|
val |= s->aux2 & 0x4;
|
|
|
|
if (val & 0x2) // Clear Power Fail int
|
|
|
|
val &= 0x1;
|
|
|
|
s->aux2 = val;
|
|
|
|
if (val & 1)
|
|
|
|
qemu_system_shutdown_request();
|
|
|
|
slavio_misc_update_irq(s);
|
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
case 0x1a00000:
|
2007-10-06 15:28:21 +04:00
|
|
|
MISC_DPRINTF("Write diag %2.2x\n", val & 0xff);
|
|
|
|
s->diag = val & 0xff;
|
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
case 0x1b00000:
|
2007-10-06 15:28:21 +04:00
|
|
|
MISC_DPRINTF("Write modem control %2.2x\n", val & 0xff);
|
|
|
|
s->mctrl = val & 0xff;
|
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
case 0xa000000:
|
2007-10-06 15:28:21 +04:00
|
|
|
MISC_DPRINTF("Write power management %2.2x\n", val & 0xff);
|
2005-12-05 23:31:52 +03:00
|
|
|
cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint32_t slavio_misc_mem_readb(void *opaque, target_phys_addr_t addr)
|
|
|
|
{
|
|
|
|
MiscState *s = opaque;
|
|
|
|
uint32_t ret = 0;
|
|
|
|
|
|
|
|
switch (addr & 0xfff0000) {
|
|
|
|
case 0x1800000:
|
2007-10-06 15:28:21 +04:00
|
|
|
ret = s->config;
|
|
|
|
MISC_DPRINTF("Read config %2.2x\n", ret);
|
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
case 0x1900000:
|
2007-10-06 15:28:21 +04:00
|
|
|
ret = s->aux1;
|
|
|
|
MISC_DPRINTF("Read aux1 %2.2x\n", ret);
|
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
case 0x1910000:
|
2007-10-06 15:28:21 +04:00
|
|
|
ret = s->aux2;
|
|
|
|
MISC_DPRINTF("Read aux2 %2.2x\n", ret);
|
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
case 0x1a00000:
|
2007-10-06 15:28:21 +04:00
|
|
|
ret = s->diag;
|
|
|
|
MISC_DPRINTF("Read diag %2.2x\n", ret);
|
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
case 0x1b00000:
|
2007-10-06 15:28:21 +04:00
|
|
|
ret = s->mctrl;
|
|
|
|
MISC_DPRINTF("Read modem control %2.2x\n", ret);
|
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
case 0xa000000:
|
2007-10-06 15:28:21 +04:00
|
|
|
MISC_DPRINTF("Read power management %2.2x\n", ret);
|
|
|
|
break;
|
2005-07-02 18:31:34 +04:00
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static CPUReadMemoryFunc *slavio_misc_mem_read[3] = {
|
|
|
|
slavio_misc_mem_readb,
|
|
|
|
slavio_misc_mem_readb,
|
|
|
|
slavio_misc_mem_readb,
|
|
|
|
};
|
|
|
|
|
|
|
|
static CPUWriteMemoryFunc *slavio_misc_mem_write[3] = {
|
|
|
|
slavio_misc_mem_writeb,
|
|
|
|
slavio_misc_mem_writeb,
|
|
|
|
slavio_misc_mem_writeb,
|
|
|
|
};
|
|
|
|
|
2007-11-04 20:27:07 +03:00
|
|
|
static uint32_t slavio_sysctrl_mem_readl(void *opaque, target_phys_addr_t addr)
|
|
|
|
{
|
|
|
|
MiscState *s = opaque;
|
|
|
|
uint32_t ret = 0, saddr;
|
|
|
|
|
|
|
|
saddr = addr & SYSCTRL_MAXADDR;
|
|
|
|
switch (saddr) {
|
|
|
|
case 0:
|
|
|
|
ret = s->sysctrl;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
MISC_DPRINTF("Read system control reg 0x" TARGET_FMT_plx " = %x\n", addr,
|
|
|
|
ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void slavio_sysctrl_mem_writel(void *opaque, target_phys_addr_t addr,
|
|
|
|
uint32_t val)
|
|
|
|
{
|
|
|
|
MiscState *s = opaque;
|
|
|
|
uint32_t saddr;
|
|
|
|
|
|
|
|
saddr = addr & SYSCTRL_MAXADDR;
|
|
|
|
MISC_DPRINTF("Write system control reg 0x" TARGET_FMT_plx " = %x\n", addr,
|
|
|
|
val);
|
|
|
|
switch (saddr) {
|
|
|
|
case 0:
|
|
|
|
if (val & 1) {
|
|
|
|
s->sysctrl = 0x2;
|
|
|
|
qemu_system_reset_request();
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static CPUReadMemoryFunc *slavio_sysctrl_mem_read[3] = {
|
|
|
|
slavio_sysctrl_mem_readl,
|
|
|
|
slavio_sysctrl_mem_readl,
|
|
|
|
slavio_sysctrl_mem_readl,
|
|
|
|
};
|
|
|
|
|
|
|
|
static CPUWriteMemoryFunc *slavio_sysctrl_mem_write[3] = {
|
|
|
|
slavio_sysctrl_mem_writel,
|
|
|
|
slavio_sysctrl_mem_writel,
|
|
|
|
slavio_sysctrl_mem_writel,
|
|
|
|
};
|
|
|
|
|
2005-07-02 18:31:34 +04:00
|
|
|
static void slavio_misc_save(QEMUFile *f, void *opaque)
|
|
|
|
{
|
|
|
|
MiscState *s = opaque;
|
2007-04-07 22:14:41 +04:00
|
|
|
int tmp;
|
2007-11-04 20:27:07 +03:00
|
|
|
uint8_t tmp8;
|
2005-07-02 18:31:34 +04:00
|
|
|
|
2007-04-07 22:14:41 +04:00
|
|
|
tmp = 0;
|
|
|
|
qemu_put_be32s(f, &tmp); /* ignored, was IRQ. */
|
2005-07-02 18:31:34 +04:00
|
|
|
qemu_put_8s(f, &s->config);
|
|
|
|
qemu_put_8s(f, &s->aux1);
|
|
|
|
qemu_put_8s(f, &s->aux2);
|
|
|
|
qemu_put_8s(f, &s->diag);
|
|
|
|
qemu_put_8s(f, &s->mctrl);
|
2007-11-04 20:27:07 +03:00
|
|
|
tmp8 = s->sysctrl & 0xff;
|
|
|
|
qemu_put_8s(f, &tmp8);
|
2005-07-02 18:31:34 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static int slavio_misc_load(QEMUFile *f, void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
MiscState *s = opaque;
|
2007-04-07 22:14:41 +04:00
|
|
|
int tmp;
|
2007-11-04 20:27:07 +03:00
|
|
|
uint8_t tmp8;
|
2005-07-02 18:31:34 +04:00
|
|
|
|
|
|
|
if (version_id != 1)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_get_be32s(f, &tmp);
|
2005-07-02 18:31:34 +04:00
|
|
|
qemu_get_8s(f, &s->config);
|
|
|
|
qemu_get_8s(f, &s->aux1);
|
|
|
|
qemu_get_8s(f, &s->aux2);
|
|
|
|
qemu_get_8s(f, &s->diag);
|
|
|
|
qemu_get_8s(f, &s->mctrl);
|
2007-11-04 20:27:07 +03:00
|
|
|
qemu_get_8s(f, &tmp8);
|
|
|
|
s->sysctrl = (uint32_t)tmp8;
|
2005-07-02 18:31:34 +04:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-05-19 16:58:30 +04:00
|
|
|
void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
|
|
|
|
qemu_irq irq)
|
2005-07-02 18:31:34 +04:00
|
|
|
{
|
|
|
|
int slavio_misc_io_memory;
|
|
|
|
MiscState *s;
|
|
|
|
|
|
|
|
s = qemu_mallocz(sizeof(MiscState));
|
|
|
|
if (!s)
|
|
|
|
return NULL;
|
|
|
|
|
2007-11-04 20:27:07 +03:00
|
|
|
/* 8 bit registers */
|
|
|
|
slavio_misc_io_memory = cpu_register_io_memory(0, slavio_misc_mem_read,
|
|
|
|
slavio_misc_mem_write, s);
|
2005-07-02 18:31:34 +04:00
|
|
|
// Slavio control
|
2007-05-26 21:39:43 +04:00
|
|
|
cpu_register_physical_memory(base + 0x1800000, MISC_SIZE,
|
|
|
|
slavio_misc_io_memory);
|
2005-07-02 18:31:34 +04:00
|
|
|
// AUX 1
|
2007-05-26 21:39:43 +04:00
|
|
|
cpu_register_physical_memory(base + 0x1900000, MISC_SIZE,
|
|
|
|
slavio_misc_io_memory);
|
2005-07-02 18:31:34 +04:00
|
|
|
// AUX 2
|
2007-05-26 21:39:43 +04:00
|
|
|
cpu_register_physical_memory(base + 0x1910000, MISC_SIZE,
|
|
|
|
slavio_misc_io_memory);
|
2005-07-02 18:31:34 +04:00
|
|
|
// Diagnostics
|
2007-05-26 21:39:43 +04:00
|
|
|
cpu_register_physical_memory(base + 0x1a00000, MISC_SIZE,
|
|
|
|
slavio_misc_io_memory);
|
2005-07-02 18:31:34 +04:00
|
|
|
// Modem control
|
2007-05-26 21:39:43 +04:00
|
|
|
cpu_register_physical_memory(base + 0x1b00000, MISC_SIZE,
|
|
|
|
slavio_misc_io_memory);
|
2005-07-02 18:31:34 +04:00
|
|
|
// Power management
|
2007-05-26 21:39:43 +04:00
|
|
|
cpu_register_physical_memory(power_base, MISC_SIZE, slavio_misc_io_memory);
|
2005-07-02 18:31:34 +04:00
|
|
|
|
2007-11-04 20:27:07 +03:00
|
|
|
/* 32 bit registers */
|
|
|
|
slavio_misc_io_memory = cpu_register_io_memory(0, slavio_sysctrl_mem_read,
|
|
|
|
slavio_sysctrl_mem_write,
|
|
|
|
s);
|
|
|
|
// System control
|
|
|
|
cpu_register_physical_memory(base + 0x1f00000, SYSCTRL_SIZE,
|
|
|
|
slavio_misc_io_memory);
|
|
|
|
|
2005-07-02 18:31:34 +04:00
|
|
|
s->irq = irq;
|
|
|
|
|
2007-11-04 20:27:07 +03:00
|
|
|
register_savevm("slavio_misc", base, 1, slavio_misc_save, slavio_misc_load,
|
|
|
|
s);
|
2005-07-02 18:31:34 +04:00
|
|
|
qemu_register_reset(slavio_misc_reset, s);
|
|
|
|
slavio_misc_reset(s);
|
|
|
|
return s;
|
|
|
|
}
|