2018-03-02 15:31:12 +03:00
|
|
|
/*
|
|
|
|
* QEMU RISCV Hart Array
|
|
|
|
*
|
|
|
|
* Copyright (c) 2017 SiFive, Inc.
|
|
|
|
*
|
2019-09-06 19:20:03 +03:00
|
|
|
* Holds the state of a homogeneous array of RISC-V harts
|
2018-03-02 15:31:12 +03:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2 or later, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
|
|
|
#include "qapi/error.h"
|
2019-05-23 17:35:07 +03:00
|
|
|
#include "qemu/module.h"
|
2019-08-12 08:23:38 +03:00
|
|
|
#include "sysemu/reset.h"
|
2018-03-02 15:31:12 +03:00
|
|
|
#include "hw/sysbus.h"
|
|
|
|
#include "target/riscv/cpu.h"
|
2019-08-12 08:23:51 +03:00
|
|
|
#include "hw/qdev-properties.h"
|
2018-03-02 15:31:12 +03:00
|
|
|
#include "hw/riscv/riscv_hart.h"
|
|
|
|
|
|
|
|
static Property riscv_harts_props[] = {
|
|
|
|
DEFINE_PROP_UINT32("num-harts", RISCVHartArrayState, num_harts, 1),
|
2019-09-06 19:20:04 +03:00
|
|
|
DEFINE_PROP_UINT32("hartid-base", RISCVHartArrayState, hartid_base, 0),
|
2018-03-02 15:31:12 +03:00
|
|
|
DEFINE_PROP_STRING("cpu-type", RISCVHartArrayState, cpu_type),
|
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
|
|
|
static void riscv_harts_cpu_reset(void *opaque)
|
|
|
|
{
|
|
|
|
RISCVCPU *cpu = opaque;
|
|
|
|
cpu_reset(CPU(cpu));
|
|
|
|
}
|
|
|
|
|
2019-09-06 19:20:03 +03:00
|
|
|
static void riscv_hart_realize(RISCVHartArrayState *s, int idx,
|
|
|
|
char *cpu_type, Error **errp)
|
|
|
|
{
|
|
|
|
Error *err = NULL;
|
|
|
|
|
|
|
|
object_initialize_child(OBJECT(s), "harts[*]", &s->harts[idx],
|
|
|
|
sizeof(RISCVCPU), cpu_type,
|
|
|
|
&error_abort, NULL);
|
2019-09-06 19:20:04 +03:00
|
|
|
s->harts[idx].env.mhartid = s->hartid_base + idx;
|
2019-09-06 19:20:03 +03:00
|
|
|
qemu_register_reset(riscv_harts_cpu_reset, &s->harts[idx]);
|
|
|
|
object_property_set_bool(OBJECT(&s->harts[idx]), true,
|
|
|
|
"realized", &err);
|
|
|
|
if (err) {
|
|
|
|
error_propagate(errp, err);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-03-02 15:31:12 +03:00
|
|
|
static void riscv_harts_realize(DeviceState *dev, Error **errp)
|
|
|
|
{
|
|
|
|
RISCVHartArrayState *s = RISCV_HART_ARRAY(dev);
|
|
|
|
int n;
|
|
|
|
|
|
|
|
s->harts = g_new0(RISCVCPU, s->num_harts);
|
|
|
|
|
|
|
|
for (n = 0; n < s->num_harts; n++) {
|
2019-09-06 19:20:03 +03:00
|
|
|
riscv_hart_realize(s, n, s->cpu_type, errp);
|
2018-03-02 15:31:12 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void riscv_harts_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
dc->props = riscv_harts_props;
|
|
|
|
dc->realize = riscv_harts_realize;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo riscv_harts_info = {
|
|
|
|
.name = TYPE_RISCV_HART_ARRAY,
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(RISCVHartArrayState),
|
|
|
|
.class_init = riscv_harts_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void riscv_harts_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&riscv_harts_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(riscv_harts_register_types)
|