2009-05-19 19:17:58 +04:00
|
|
|
#ifndef CPU_COMMON_H
|
2016-06-29 16:29:06 +03:00
|
|
|
#define CPU_COMMON_H
|
2009-05-19 19:17:58 +04:00
|
|
|
|
2011-11-22 14:06:26 +04:00
|
|
|
/* CPU interfaces that are target independent. */
|
2009-05-19 19:17:58 +04:00
|
|
|
|
2013-05-28 16:02:38 +04:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2012-12-17 21:19:49 +04:00
|
|
|
#include "exec/hwaddr.h"
|
2013-05-28 16:02:38 +04:00
|
|
|
#endif
|
2010-04-01 21:57:10 +04:00
|
|
|
|
2017-08-05 06:46:31 +03:00
|
|
|
/* The CPU list lock nests outside page_(un)lock or mmap_(un)lock */
|
2016-08-28 04:45:14 +03:00
|
|
|
void qemu_init_cpu_list(void);
|
|
|
|
void cpu_list_lock(void);
|
|
|
|
void cpu_list_unlock(void);
|
|
|
|
|
2017-06-26 08:22:55 +03:00
|
|
|
void tcg_flush_softmmu_tlb(CPUState *cs);
|
|
|
|
|
2020-10-06 10:05:29 +03:00
|
|
|
void tcg_iommu_init_notifier_list(CPUState *cpu);
|
|
|
|
void tcg_iommu_free_notifier_list(CPUState *cpu);
|
|
|
|
|
2010-03-12 19:54:58 +03:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
|
|
|
|
2010-12-08 14:05:36 +03:00
|
|
|
enum device_endian {
|
|
|
|
DEVICE_NATIVE_ENDIAN,
|
|
|
|
DEVICE_BIG_ENDIAN,
|
|
|
|
DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
2017-02-27 07:52:44 +03:00
|
|
|
#if defined(HOST_WORDS_BIGENDIAN)
|
|
|
|
#define DEVICE_HOST_ENDIAN DEVICE_BIG_ENDIAN
|
|
|
|
#else
|
|
|
|
#define DEVICE_HOST_ENDIAN DEVICE_LITTLE_ENDIAN
|
|
|
|
#endif
|
|
|
|
|
2009-05-19 19:17:58 +04:00
|
|
|
/* address in the RAM (different from a physical address) */
|
2012-10-04 14:36:04 +04:00
|
|
|
#if defined(CONFIG_XEN_BACKEND)
|
2011-07-20 12:17:42 +04:00
|
|
|
typedef uint64_t ram_addr_t;
|
|
|
|
# define RAM_ADDR_MAX UINT64_MAX
|
|
|
|
# define RAM_ADDR_FMT "%" PRIx64
|
|
|
|
#else
|
2012-03-03 02:30:02 +04:00
|
|
|
typedef uintptr_t ram_addr_t;
|
|
|
|
# define RAM_ADDR_MAX UINTPTR_MAX
|
|
|
|
# define RAM_ADDR_FMT "%" PRIxPTR
|
2011-07-20 12:17:42 +04:00
|
|
|
#endif
|
2009-05-19 19:17:58 +04:00
|
|
|
|
|
|
|
/* memory API */
|
|
|
|
|
2011-03-02 10:56:19 +03:00
|
|
|
void qemu_ram_remap(ram_addr_t addr, ram_addr_t length);
|
2009-05-19 19:17:58 +04:00
|
|
|
/* This should not be used by devices. */
|
2016-03-25 14:55:08 +03:00
|
|
|
ram_addr_t qemu_ram_addr_from_host(void *ptr);
|
2015-11-05 21:10:33 +03:00
|
|
|
RAMBlock *qemu_ram_block_by_name(const char *name);
|
2015-11-05 21:10:32 +03:00
|
|
|
RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
|
2016-05-26 11:07:50 +03:00
|
|
|
ram_addr_t *offset);
|
2018-03-12 20:20:57 +03:00
|
|
|
ram_addr_t qemu_ram_block_host_offset(RAMBlock *rb, void *host);
|
2016-05-10 05:04:59 +03:00
|
|
|
void qemu_ram_set_idstr(RAMBlock *block, const char *name, DeviceState *dev);
|
|
|
|
void qemu_ram_unset_idstr(RAMBlock *block);
|
2015-11-05 21:10:32 +03:00
|
|
|
const char *qemu_ram_get_idstr(RAMBlock *rb);
|
2019-02-15 20:45:44 +03:00
|
|
|
void *qemu_ram_get_host_addr(RAMBlock *rb);
|
|
|
|
ram_addr_t qemu_ram_get_offset(RAMBlock *rb);
|
|
|
|
ram_addr_t qemu_ram_get_used_length(RAMBlock *rb);
|
2017-03-07 21:36:36 +03:00
|
|
|
bool qemu_ram_is_shared(RAMBlock *rb);
|
2018-03-12 20:20:58 +03:00
|
|
|
bool qemu_ram_is_uf_zeroable(RAMBlock *rb);
|
|
|
|
void qemu_ram_set_uf_zeroable(RAMBlock *rb);
|
2018-05-14 09:57:00 +03:00
|
|
|
bool qemu_ram_is_migratable(RAMBlock *rb);
|
|
|
|
void qemu_ram_set_migratable(RAMBlock *rb);
|
|
|
|
void qemu_ram_unset_migratable(RAMBlock *rb);
|
2018-03-12 20:20:58 +03:00
|
|
|
|
2016-09-29 22:09:37 +03:00
|
|
|
size_t qemu_ram_pagesize(RAMBlock *block);
|
2017-02-24 21:28:34 +03:00
|
|
|
size_t qemu_ram_pagesize_largest(void);
|
2009-05-19 19:17:58 +04:00
|
|
|
|
2020-02-19 22:02:11 +03:00
|
|
|
void cpu_physical_memory_rw(hwaddr addr, void *buf,
|
2020-02-19 22:32:30 +03:00
|
|
|
hwaddr len, bool is_write);
|
2012-10-23 14:30:10 +04:00
|
|
|
static inline void cpu_physical_memory_read(hwaddr addr,
|
2019-01-17 15:49:01 +03:00
|
|
|
void *buf, hwaddr len)
|
2009-05-19 19:17:58 +04:00
|
|
|
{
|
2020-02-19 22:20:42 +03:00
|
|
|
cpu_physical_memory_rw(addr, buf, len, false);
|
2009-05-19 19:17:58 +04:00
|
|
|
}
|
2012-10-23 14:30:10 +04:00
|
|
|
static inline void cpu_physical_memory_write(hwaddr addr,
|
2019-01-17 15:49:01 +03:00
|
|
|
const void *buf, hwaddr len)
|
2009-05-19 19:17:58 +04:00
|
|
|
{
|
2020-02-19 22:20:42 +03:00
|
|
|
cpu_physical_memory_rw(addr, (void *)buf, len, true);
|
2009-05-19 19:17:58 +04:00
|
|
|
}
|
2012-10-23 14:30:10 +04:00
|
|
|
void *cpu_physical_memory_map(hwaddr addr,
|
|
|
|
hwaddr *plen,
|
2020-02-19 22:32:30 +03:00
|
|
|
bool is_write);
|
2012-10-23 14:30:10 +04:00
|
|
|
void cpu_physical_memory_unmap(void *buffer, hwaddr len,
|
2020-02-19 22:32:30 +03:00
|
|
|
bool is_write, hwaddr access_len);
|
2015-03-16 12:03:37 +03:00
|
|
|
void cpu_register_map_client(QEMUBH *bh);
|
|
|
|
void cpu_unregister_map_client(QEMUBH *bh);
|
2009-05-19 19:17:58 +04:00
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
bool cpu_physical_memory_is_io(hwaddr phys_addr);
|
2012-05-07 08:04:18 +04:00
|
|
|
|
2010-03-21 22:47:13 +03:00
|
|
|
/* Coalesced MMIO regions are areas where write operations can be reordered.
|
|
|
|
* This usually implies that write operations are side-effect free. This allows
|
|
|
|
* batching which can make a major impact on performance when using
|
|
|
|
* virtualization.
|
|
|
|
*/
|
|
|
|
void qemu_flush_coalesced_mmio_buffer(void);
|
|
|
|
|
2019-01-17 15:49:01 +03:00
|
|
|
void cpu_flush_icache_range(hwaddr start, hwaddr len);
|
2009-05-19 19:17:58 +04:00
|
|
|
|
2019-02-15 20:45:44 +03:00
|
|
|
typedef int (RAMBlockIterFunc)(RAMBlock *rb, void *opaque);
|
2013-06-26 05:35:34 +04:00
|
|
|
|
2015-05-21 15:24:13 +03:00
|
|
|
int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque);
|
2017-02-24 21:28:32 +03:00
|
|
|
int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length);
|
2013-06-26 05:35:34 +04:00
|
|
|
|
2010-03-12 19:54:58 +03:00
|
|
|
#endif
|
|
|
|
|
2020-10-28 15:04:08 +03:00
|
|
|
/* vl.c */
|
|
|
|
extern int singlestep;
|
|
|
|
|
2016-06-29 16:29:06 +03:00
|
|
|
#endif /* CPU_COMMON_H */
|