2012-08-10 10:42:28 +04:00
|
|
|
/*
|
|
|
|
* INTC device simulation in PKUnity SoC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2010-2012 Guan Xuetao
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation, or any later version.
|
|
|
|
* See the COPYING file in the top-level directory.
|
|
|
|
*/
|
2019-05-23 17:35:07 +03:00
|
|
|
|
2016-01-26 21:17:01 +03:00
|
|
|
#include "qemu/osdep.h"
|
2019-08-12 08:23:42 +03:00
|
|
|
#include "hw/irq.h"
|
2013-02-04 18:40:22 +04:00
|
|
|
#include "hw/sysbus.h"
|
2020-09-03 23:43:22 +03:00
|
|
|
#include "qom/object.h"
|
2012-08-10 10:42:28 +04:00
|
|
|
|
|
|
|
#undef DEBUG_PUV3
|
2013-02-05 20:06:20 +04:00
|
|
|
#include "hw/unicore32/puv3.h"
|
2019-05-23 17:35:07 +03:00
|
|
|
#include "qemu/module.h"
|
2020-05-24 19:45:03 +03:00
|
|
|
#include "qemu/log.h"
|
2012-08-10 10:42:28 +04:00
|
|
|
|
2013-07-26 22:30:57 +04:00
|
|
|
#define TYPE_PUV3_INTC "puv3_intc"
|
2020-09-16 21:25:19 +03:00
|
|
|
OBJECT_DECLARE_SIMPLE_TYPE(PUV3INTCState, PUV3_INTC)
|
2013-07-26 22:30:57 +04:00
|
|
|
|
2020-09-03 23:43:22 +03:00
|
|
|
struct PUV3INTCState {
|
2013-07-26 22:30:57 +04:00
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
2012-08-10 10:42:28 +04:00
|
|
|
MemoryRegion iomem;
|
|
|
|
qemu_irq parent_irq;
|
|
|
|
|
|
|
|
uint32_t reg_ICMR;
|
|
|
|
uint32_t reg_ICPR;
|
2020-09-03 23:43:22 +03:00
|
|
|
};
|
2012-08-10 10:42:28 +04:00
|
|
|
|
|
|
|
/* Update interrupt status after enabled or pending bits have been changed. */
|
|
|
|
static void puv3_intc_update(PUV3INTCState *s)
|
|
|
|
{
|
|
|
|
if (s->reg_ICMR & s->reg_ICPR) {
|
|
|
|
qemu_irq_raise(s->parent_irq);
|
|
|
|
} else {
|
|
|
|
qemu_irq_lower(s->parent_irq);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Process a change in an external INTC input. */
|
|
|
|
static void puv3_intc_handler(void *opaque, int irq, int level)
|
|
|
|
{
|
|
|
|
PUV3INTCState *s = opaque;
|
|
|
|
|
|
|
|
DPRINTF("irq 0x%x, level 0x%x\n", irq, level);
|
|
|
|
if (level) {
|
|
|
|
s->reg_ICPR |= (1 << irq);
|
|
|
|
} else {
|
|
|
|
s->reg_ICPR &= ~(1 << irq);
|
|
|
|
}
|
|
|
|
puv3_intc_update(s);
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t puv3_intc_read(void *opaque, hwaddr offset,
|
2012-08-10 10:42:28 +04:00
|
|
|
unsigned size)
|
|
|
|
{
|
|
|
|
PUV3INTCState *s = opaque;
|
|
|
|
uint32_t ret = 0;
|
|
|
|
|
|
|
|
switch (offset) {
|
|
|
|
case 0x04: /* INTC_ICMR */
|
|
|
|
ret = s->reg_ICMR;
|
|
|
|
break;
|
|
|
|
case 0x0c: /* INTC_ICIP */
|
|
|
|
ret = s->reg_ICPR; /* the same value with ICPR */
|
|
|
|
break;
|
|
|
|
default:
|
2020-05-24 19:45:03 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Bad read offset 0x%"HWADDR_PRIx"\n",
|
|
|
|
__func__, offset);
|
2012-08-10 10:42:28 +04:00
|
|
|
}
|
|
|
|
DPRINTF("offset 0x%x, value 0x%x\n", offset, ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void puv3_intc_write(void *opaque, hwaddr offset,
|
2012-08-10 10:42:28 +04:00
|
|
|
uint64_t value, unsigned size)
|
|
|
|
{
|
|
|
|
PUV3INTCState *s = opaque;
|
|
|
|
|
|
|
|
DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
|
|
|
|
switch (offset) {
|
|
|
|
case 0x00: /* INTC_ICLR */
|
|
|
|
case 0x14: /* INTC_ICCR */
|
|
|
|
break;
|
|
|
|
case 0x04: /* INTC_ICMR */
|
|
|
|
s->reg_ICMR = value;
|
|
|
|
break;
|
|
|
|
default:
|
2020-05-24 19:45:03 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Bad write offset 0x%"HWADDR_PRIx"\n",
|
|
|
|
__func__, offset);
|
2012-08-10 10:42:28 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
puv3_intc_update(s);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps puv3_intc_ops = {
|
|
|
|
.read = puv3_intc_read,
|
|
|
|
.write = puv3_intc_write,
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 4,
|
|
|
|
.max_access_size = 4,
|
|
|
|
},
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
2018-12-13 16:47:59 +03:00
|
|
|
static void puv3_intc_realize(DeviceState *dev, Error **errp)
|
2012-08-10 10:42:28 +04:00
|
|
|
{
|
2013-07-26 22:30:57 +04:00
|
|
|
PUV3INTCState *s = PUV3_INTC(dev);
|
2018-12-13 16:47:59 +03:00
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
|
2012-08-10 10:42:28 +04:00
|
|
|
|
2013-07-26 22:30:57 +04:00
|
|
|
qdev_init_gpio_in(dev, puv3_intc_handler, PUV3_IRQS_NR);
|
|
|
|
sysbus_init_irq(sbd, &s->parent_irq);
|
2012-08-10 10:42:28 +04:00
|
|
|
|
|
|
|
s->reg_ICMR = 0;
|
|
|
|
s->reg_ICPR = 0;
|
|
|
|
|
2013-06-07 05:25:08 +04:00
|
|
|
memory_region_init_io(&s->iomem, OBJECT(s), &puv3_intc_ops, s, "puv3_intc",
|
2013-07-26 22:30:57 +04:00
|
|
|
PUV3_REGS_OFFSET);
|
|
|
|
sysbus_init_mmio(sbd, &s->iomem);
|
2012-08-10 10:42:28 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void puv3_intc_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2018-12-13 16:47:59 +03:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
dc->realize = puv3_intc_realize;
|
2012-08-10 10:42:28 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo puv3_intc_info = {
|
2013-07-26 22:30:57 +04:00
|
|
|
.name = TYPE_PUV3_INTC,
|
2012-08-10 10:42:28 +04:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(PUV3INTCState),
|
|
|
|
.class_init = puv3_intc_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void puv3_intc_register_type(void)
|
|
|
|
{
|
|
|
|
type_register_static(&puv3_intc_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(puv3_intc_register_type)
|