2011-09-06 03:55:25 +04:00
|
|
|
/*
|
|
|
|
* Xtensa ISA:
|
|
|
|
* http://www.tensilica.com/products/literature-docs/documentation/xtensa-isa-databook.htm
|
|
|
|
*
|
|
|
|
* Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are met:
|
|
|
|
* * Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* * Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* * Neither the name of the Open Source and Linux Lab nor the
|
|
|
|
* names of its contributors may be used to endorse or promote products
|
|
|
|
* derived from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
|
|
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
|
|
|
|
* DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
|
|
|
|
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
|
|
|
|
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
|
|
|
|
* ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
|
|
|
|
* SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
2016-01-26 21:17:21 +03:00
|
|
|
#include "qemu/osdep.h"
|
2011-09-06 03:55:25 +04:00
|
|
|
|
|
|
|
#include "cpu.h"
|
2012-12-17 21:19:49 +04:00
|
|
|
#include "exec/exec-all.h"
|
2012-10-24 13:12:21 +04:00
|
|
|
#include "disas/disas.h"
|
2011-09-06 03:55:25 +04:00
|
|
|
#include "tcg-op.h"
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/log.h"
|
2012-12-17 21:20:04 +04:00
|
|
|
#include "sysemu/sysemu.h"
|
2014-03-28 22:42:10 +04:00
|
|
|
#include "exec/cpu_ldst.h"
|
2015-06-19 16:17:45 +03:00
|
|
|
#include "exec/semihost.h"
|
2017-07-14 11:21:37 +03:00
|
|
|
#include "exec/translator.h"
|
2011-09-06 03:55:25 +04:00
|
|
|
|
2014-04-08 09:31:41 +04:00
|
|
|
#include "exec/helper-proto.h"
|
|
|
|
#include "exec/helper-gen.h"
|
2011-09-06 03:55:27 +04:00
|
|
|
|
2014-05-30 16:12:25 +04:00
|
|
|
#include "trace-tcg.h"
|
2016-01-07 16:55:28 +03:00
|
|
|
#include "exec/log.h"
|
2014-05-30 16:12:25 +04:00
|
|
|
|
|
|
|
|
2018-01-12 16:08:48 +03:00
|
|
|
struct DisasContext {
|
2018-05-12 20:57:22 +03:00
|
|
|
DisasContextBase base;
|
2011-09-06 03:55:27 +04:00
|
|
|
const XtensaConfig *config;
|
|
|
|
uint32_t pc;
|
2011-09-06 03:55:40 +04:00
|
|
|
int cring;
|
|
|
|
int ring;
|
2018-10-04 01:59:11 +03:00
|
|
|
uint32_t lbeg_off;
|
2011-09-06 03:55:44 +04:00
|
|
|
uint32_t lend;
|
2011-09-06 03:55:35 +04:00
|
|
|
|
|
|
|
bool sar_5bit;
|
|
|
|
bool sar_m32_5bit;
|
|
|
|
bool sar_m32_allocated;
|
|
|
|
TCGv_i32 sar_m32;
|
2011-09-06 03:55:48 +04:00
|
|
|
|
2014-10-30 18:07:47 +03:00
|
|
|
unsigned window;
|
2018-08-29 20:37:29 +03:00
|
|
|
unsigned callinc;
|
2018-08-28 07:43:43 +03:00
|
|
|
bool cwoe;
|
2012-01-13 09:21:32 +04:00
|
|
|
|
|
|
|
bool debug;
|
2012-01-15 05:40:50 +04:00
|
|
|
bool icount;
|
|
|
|
TCGv_i32 next_icount;
|
2012-09-19 04:23:59 +04:00
|
|
|
|
|
|
|
unsigned cpenable;
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2019-01-31 01:48:22 +03:00
|
|
|
uint32_t op_flags;
|
2017-11-04 04:29:27 +03:00
|
|
|
uint32_t *raw_arg;
|
2017-11-04 05:44:46 +03:00
|
|
|
xtensa_insnbuf insnbuf;
|
|
|
|
xtensa_insnbuf slotbuf;
|
2018-01-12 16:08:48 +03:00
|
|
|
};
|
2011-09-06 03:55:27 +04:00
|
|
|
|
|
|
|
static TCGv_i32 cpu_pc;
|
|
|
|
static TCGv_i32 cpu_R[16];
|
2012-09-19 04:23:54 +04:00
|
|
|
static TCGv_i32 cpu_FR[16];
|
2011-09-06 03:55:33 +04:00
|
|
|
static TCGv_i32 cpu_SR[256];
|
|
|
|
static TCGv_i32 cpu_UR[256];
|
2019-01-31 01:56:29 +03:00
|
|
|
static TCGv_i32 cpu_windowbase_next;
|
2011-09-06 03:55:27 +04:00
|
|
|
|
2012-12-17 21:19:49 +04:00
|
|
|
#include "exec/gen-icount.h"
|
2011-09-06 03:55:25 +04:00
|
|
|
|
2012-12-05 07:15:22 +04:00
|
|
|
typedef struct XtensaReg {
|
|
|
|
const char *name;
|
|
|
|
uint64_t opt_bits;
|
2012-12-05 07:15:23 +04:00
|
|
|
enum {
|
|
|
|
SR_R = 1,
|
|
|
|
SR_W = 2,
|
|
|
|
SR_X = 4,
|
|
|
|
SR_RW = 3,
|
|
|
|
SR_RWX = 7,
|
|
|
|
} access;
|
2012-12-05 07:15:22 +04:00
|
|
|
} XtensaReg;
|
|
|
|
|
2012-12-05 07:15:23 +04:00
|
|
|
#define XTENSA_REG_ACCESS(regname, opt, acc) { \
|
2012-12-05 07:15:22 +04:00
|
|
|
.name = (regname), \
|
|
|
|
.opt_bits = XTENSA_OPTION_BIT(opt), \
|
2012-12-05 07:15:23 +04:00
|
|
|
.access = (acc), \
|
2012-12-05 07:15:22 +04:00
|
|
|
}
|
|
|
|
|
2012-12-05 07:15:23 +04:00
|
|
|
#define XTENSA_REG(regname, opt) XTENSA_REG_ACCESS(regname, opt, SR_RWX)
|
|
|
|
|
2014-02-15 20:49:09 +04:00
|
|
|
#define XTENSA_REG_BITS_ACCESS(regname, opt, acc) { \
|
2012-12-05 07:15:22 +04:00
|
|
|
.name = (regname), \
|
|
|
|
.opt_bits = (opt), \
|
2014-02-15 20:49:09 +04:00
|
|
|
.access = (acc), \
|
2012-12-05 07:15:22 +04:00
|
|
|
}
|
|
|
|
|
2014-02-15 20:49:09 +04:00
|
|
|
#define XTENSA_REG_BITS(regname, opt) \
|
|
|
|
XTENSA_REG_BITS_ACCESS(regname, opt, SR_RWX)
|
|
|
|
|
2012-12-05 07:15:22 +04:00
|
|
|
static const XtensaReg sregnames[256] = {
|
|
|
|
[LBEG] = XTENSA_REG("LBEG", XTENSA_OPTION_LOOP),
|
|
|
|
[LEND] = XTENSA_REG("LEND", XTENSA_OPTION_LOOP),
|
|
|
|
[LCOUNT] = XTENSA_REG("LCOUNT", XTENSA_OPTION_LOOP),
|
|
|
|
[SAR] = XTENSA_REG_BITS("SAR", XTENSA_OPTION_ALL),
|
|
|
|
[BR] = XTENSA_REG("BR", XTENSA_OPTION_BOOLEAN),
|
|
|
|
[LITBASE] = XTENSA_REG("LITBASE", XTENSA_OPTION_EXTENDED_L32R),
|
|
|
|
[SCOMPARE1] = XTENSA_REG("SCOMPARE1", XTENSA_OPTION_CONDITIONAL_STORE),
|
|
|
|
[ACCLO] = XTENSA_REG("ACCLO", XTENSA_OPTION_MAC16),
|
|
|
|
[ACCHI] = XTENSA_REG("ACCHI", XTENSA_OPTION_MAC16),
|
|
|
|
[MR] = XTENSA_REG("MR0", XTENSA_OPTION_MAC16),
|
|
|
|
[MR + 1] = XTENSA_REG("MR1", XTENSA_OPTION_MAC16),
|
|
|
|
[MR + 2] = XTENSA_REG("MR2", XTENSA_OPTION_MAC16),
|
|
|
|
[MR + 3] = XTENSA_REG("MR3", XTENSA_OPTION_MAC16),
|
|
|
|
[WINDOW_BASE] = XTENSA_REG("WINDOW_BASE", XTENSA_OPTION_WINDOWED_REGISTER),
|
|
|
|
[WINDOW_START] = XTENSA_REG("WINDOW_START",
|
|
|
|
XTENSA_OPTION_WINDOWED_REGISTER),
|
|
|
|
[PTEVADDR] = XTENSA_REG("PTEVADDR", XTENSA_OPTION_MMU),
|
2017-01-29 14:50:25 +03:00
|
|
|
[MMID] = XTENSA_REG_BITS("MMID", XTENSA_OPTION_ALL),
|
2012-12-05 07:15:22 +04:00
|
|
|
[RASID] = XTENSA_REG("RASID", XTENSA_OPTION_MMU),
|
|
|
|
[ITLBCFG] = XTENSA_REG("ITLBCFG", XTENSA_OPTION_MMU),
|
|
|
|
[DTLBCFG] = XTENSA_REG("DTLBCFG", XTENSA_OPTION_MMU),
|
|
|
|
[IBREAKENABLE] = XTENSA_REG("IBREAKENABLE", XTENSA_OPTION_DEBUG),
|
2016-11-12 09:40:18 +03:00
|
|
|
[MEMCTL] = XTENSA_REG_BITS("MEMCTL", XTENSA_OPTION_ALL),
|
2012-12-05 07:15:22 +04:00
|
|
|
[CACHEATTR] = XTENSA_REG("CACHEATTR", XTENSA_OPTION_CACHEATTR),
|
|
|
|
[ATOMCTL] = XTENSA_REG("ATOMCTL", XTENSA_OPTION_ATOMCTL),
|
2017-01-29 14:50:25 +03:00
|
|
|
[DDR] = XTENSA_REG("DDR", XTENSA_OPTION_DEBUG),
|
2012-12-05 07:15:22 +04:00
|
|
|
[IBREAKA] = XTENSA_REG("IBREAKA0", XTENSA_OPTION_DEBUG),
|
|
|
|
[IBREAKA + 1] = XTENSA_REG("IBREAKA1", XTENSA_OPTION_DEBUG),
|
|
|
|
[DBREAKA] = XTENSA_REG("DBREAKA0", XTENSA_OPTION_DEBUG),
|
|
|
|
[DBREAKA + 1] = XTENSA_REG("DBREAKA1", XTENSA_OPTION_DEBUG),
|
|
|
|
[DBREAKC] = XTENSA_REG("DBREAKC0", XTENSA_OPTION_DEBUG),
|
|
|
|
[DBREAKC + 1] = XTENSA_REG("DBREAKC1", XTENSA_OPTION_DEBUG),
|
2014-02-15 20:49:09 +04:00
|
|
|
[CONFIGID0] = XTENSA_REG_BITS_ACCESS("CONFIGID0", XTENSA_OPTION_ALL, SR_R),
|
2012-12-05 07:15:22 +04:00
|
|
|
[EPC1] = XTENSA_REG("EPC1", XTENSA_OPTION_EXCEPTION),
|
|
|
|
[EPC1 + 1] = XTENSA_REG("EPC2", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EPC1 + 2] = XTENSA_REG("EPC3", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EPC1 + 3] = XTENSA_REG("EPC4", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EPC1 + 4] = XTENSA_REG("EPC5", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EPC1 + 5] = XTENSA_REG("EPC6", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EPC1 + 6] = XTENSA_REG("EPC7", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[DEPC] = XTENSA_REG("DEPC", XTENSA_OPTION_EXCEPTION),
|
|
|
|
[EPS2] = XTENSA_REG("EPS2", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EPS2 + 1] = XTENSA_REG("EPS3", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EPS2 + 2] = XTENSA_REG("EPS4", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EPS2 + 3] = XTENSA_REG("EPS5", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EPS2 + 4] = XTENSA_REG("EPS6", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EPS2 + 5] = XTENSA_REG("EPS7", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
2014-02-15 20:49:09 +04:00
|
|
|
[CONFIGID1] = XTENSA_REG_BITS_ACCESS("CONFIGID1", XTENSA_OPTION_ALL, SR_R),
|
2012-12-05 07:15:22 +04:00
|
|
|
[EXCSAVE1] = XTENSA_REG("EXCSAVE1", XTENSA_OPTION_EXCEPTION),
|
|
|
|
[EXCSAVE1 + 1] = XTENSA_REG("EXCSAVE2",
|
|
|
|
XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EXCSAVE1 + 2] = XTENSA_REG("EXCSAVE3",
|
|
|
|
XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EXCSAVE1 + 3] = XTENSA_REG("EXCSAVE4",
|
|
|
|
XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EXCSAVE1 + 4] = XTENSA_REG("EXCSAVE5",
|
|
|
|
XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EXCSAVE1 + 5] = XTENSA_REG("EXCSAVE6",
|
|
|
|
XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[EXCSAVE1 + 6] = XTENSA_REG("EXCSAVE7",
|
|
|
|
XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
|
|
|
|
[CPENABLE] = XTENSA_REG("CPENABLE", XTENSA_OPTION_COPROCESSOR),
|
2012-12-05 07:15:23 +04:00
|
|
|
[INTSET] = XTENSA_REG_ACCESS("INTSET", XTENSA_OPTION_INTERRUPT, SR_RW),
|
|
|
|
[INTCLEAR] = XTENSA_REG_ACCESS("INTCLEAR", XTENSA_OPTION_INTERRUPT, SR_W),
|
2012-12-05 07:15:22 +04:00
|
|
|
[INTENABLE] = XTENSA_REG("INTENABLE", XTENSA_OPTION_INTERRUPT),
|
|
|
|
[PS] = XTENSA_REG_BITS("PS", XTENSA_OPTION_ALL),
|
|
|
|
[VECBASE] = XTENSA_REG("VECBASE", XTENSA_OPTION_RELOCATABLE_VECTOR),
|
|
|
|
[EXCCAUSE] = XTENSA_REG("EXCCAUSE", XTENSA_OPTION_EXCEPTION),
|
2012-12-05 07:15:23 +04:00
|
|
|
[DEBUGCAUSE] = XTENSA_REG_ACCESS("DEBUGCAUSE", XTENSA_OPTION_DEBUG, SR_R),
|
2012-12-05 07:15:22 +04:00
|
|
|
[CCOUNT] = XTENSA_REG("CCOUNT", XTENSA_OPTION_TIMER_INTERRUPT),
|
2012-12-05 07:15:23 +04:00
|
|
|
[PRID] = XTENSA_REG_ACCESS("PRID", XTENSA_OPTION_PROCESSOR_ID, SR_R),
|
2012-12-05 07:15:22 +04:00
|
|
|
[ICOUNT] = XTENSA_REG("ICOUNT", XTENSA_OPTION_DEBUG),
|
|
|
|
[ICOUNTLEVEL] = XTENSA_REG("ICOUNTLEVEL", XTENSA_OPTION_DEBUG),
|
|
|
|
[EXCVADDR] = XTENSA_REG("EXCVADDR", XTENSA_OPTION_EXCEPTION),
|
|
|
|
[CCOMPARE] = XTENSA_REG("CCOMPARE0", XTENSA_OPTION_TIMER_INTERRUPT),
|
|
|
|
[CCOMPARE + 1] = XTENSA_REG("CCOMPARE1",
|
|
|
|
XTENSA_OPTION_TIMER_INTERRUPT),
|
|
|
|
[CCOMPARE + 2] = XTENSA_REG("CCOMPARE2",
|
|
|
|
XTENSA_OPTION_TIMER_INTERRUPT),
|
2012-12-05 07:15:24 +04:00
|
|
|
[MISC] = XTENSA_REG("MISC0", XTENSA_OPTION_MISC_SR),
|
|
|
|
[MISC + 1] = XTENSA_REG("MISC1", XTENSA_OPTION_MISC_SR),
|
|
|
|
[MISC + 2] = XTENSA_REG("MISC2", XTENSA_OPTION_MISC_SR),
|
|
|
|
[MISC + 3] = XTENSA_REG("MISC3", XTENSA_OPTION_MISC_SR),
|
2011-09-06 03:55:33 +04:00
|
|
|
};
|
|
|
|
|
2012-12-05 07:15:22 +04:00
|
|
|
static const XtensaReg uregnames[256] = {
|
2017-02-18 03:21:36 +03:00
|
|
|
[EXPSTATE] = XTENSA_REG_BITS("EXPSTATE", XTENSA_OPTION_ALL),
|
2012-12-05 07:15:22 +04:00
|
|
|
[THREADPTR] = XTENSA_REG("THREADPTR", XTENSA_OPTION_THREAD_POINTER),
|
|
|
|
[FCR] = XTENSA_REG("FCR", XTENSA_OPTION_FP_COPROCESSOR),
|
|
|
|
[FSR] = XTENSA_REG("FSR", XTENSA_OPTION_FP_COPROCESSOR),
|
2011-09-06 03:55:33 +04:00
|
|
|
};
|
|
|
|
|
2011-09-06 03:55:25 +04:00
|
|
|
void xtensa_translate_init(void)
|
|
|
|
{
|
2011-09-06 03:55:27 +04:00
|
|
|
static const char * const regnames[] = {
|
|
|
|
"ar0", "ar1", "ar2", "ar3",
|
|
|
|
"ar4", "ar5", "ar6", "ar7",
|
|
|
|
"ar8", "ar9", "ar10", "ar11",
|
|
|
|
"ar12", "ar13", "ar14", "ar15",
|
|
|
|
};
|
2012-09-19 04:23:54 +04:00
|
|
|
static const char * const fregnames[] = {
|
|
|
|
"f0", "f1", "f2", "f3",
|
|
|
|
"f4", "f5", "f6", "f7",
|
|
|
|
"f8", "f9", "f10", "f11",
|
|
|
|
"f12", "f13", "f14", "f15",
|
|
|
|
};
|
2011-09-06 03:55:27 +04:00
|
|
|
int i;
|
|
|
|
|
2013-09-18 23:53:09 +04:00
|
|
|
cpu_pc = tcg_global_mem_new_i32(cpu_env,
|
2012-03-14 04:38:23 +04:00
|
|
|
offsetof(CPUXtensaState, pc), "pc");
|
2011-09-06 03:55:27 +04:00
|
|
|
|
|
|
|
for (i = 0; i < 16; i++) {
|
2013-09-18 23:53:09 +04:00
|
|
|
cpu_R[i] = tcg_global_mem_new_i32(cpu_env,
|
2012-03-14 04:38:23 +04:00
|
|
|
offsetof(CPUXtensaState, regs[i]),
|
2011-09-06 03:55:27 +04:00
|
|
|
regnames[i]);
|
|
|
|
}
|
2011-09-06 03:55:33 +04:00
|
|
|
|
2012-09-19 04:23:54 +04:00
|
|
|
for (i = 0; i < 16; i++) {
|
2013-09-18 23:53:09 +04:00
|
|
|
cpu_FR[i] = tcg_global_mem_new_i32(cpu_env,
|
2015-06-29 10:50:03 +03:00
|
|
|
offsetof(CPUXtensaState, fregs[i].f32[FP_F32_LOW]),
|
2012-09-19 04:23:54 +04:00
|
|
|
fregnames[i]);
|
|
|
|
}
|
|
|
|
|
2011-09-06 03:55:33 +04:00
|
|
|
for (i = 0; i < 256; ++i) {
|
2012-12-05 07:15:22 +04:00
|
|
|
if (sregnames[i].name) {
|
2013-09-18 23:53:09 +04:00
|
|
|
cpu_SR[i] = tcg_global_mem_new_i32(cpu_env,
|
2012-03-14 04:38:23 +04:00
|
|
|
offsetof(CPUXtensaState, sregs[i]),
|
2012-12-05 07:15:22 +04:00
|
|
|
sregnames[i].name);
|
2011-09-06 03:55:33 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < 256; ++i) {
|
2012-12-05 07:15:22 +04:00
|
|
|
if (uregnames[i].name) {
|
2013-09-18 23:53:09 +04:00
|
|
|
cpu_UR[i] = tcg_global_mem_new_i32(cpu_env,
|
2012-03-14 04:38:23 +04:00
|
|
|
offsetof(CPUXtensaState, uregs[i]),
|
2012-12-05 07:15:22 +04:00
|
|
|
uregnames[i].name);
|
2011-09-06 03:55:33 +04:00
|
|
|
}
|
|
|
|
}
|
2019-01-31 01:56:29 +03:00
|
|
|
|
|
|
|
cpu_windowbase_next =
|
|
|
|
tcg_global_mem_new_i32(cpu_env,
|
|
|
|
offsetof(CPUXtensaState, windowbase_next),
|
|
|
|
"windowbase_next");
|
2011-09-06 03:55:27 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline bool option_enabled(DisasContext *dc, int opt)
|
|
|
|
{
|
|
|
|
return xtensa_option_enabled(dc->config, opt);
|
|
|
|
}
|
|
|
|
|
2011-09-06 03:55:35 +04:00
|
|
|
static void init_sar_tracker(DisasContext *dc)
|
|
|
|
{
|
|
|
|
dc->sar_5bit = false;
|
|
|
|
dc->sar_m32_5bit = false;
|
|
|
|
dc->sar_m32_allocated = false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void reset_sar_tracker(DisasContext *dc)
|
|
|
|
{
|
|
|
|
if (dc->sar_m32_allocated) {
|
|
|
|
tcg_temp_free(dc->sar_m32);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void gen_right_shift_sar(DisasContext *dc, TCGv_i32 sa)
|
|
|
|
{
|
|
|
|
tcg_gen_andi_i32(cpu_SR[SAR], sa, 0x1f);
|
|
|
|
if (dc->sar_m32_5bit) {
|
|
|
|
tcg_gen_discard_i32(dc->sar_m32);
|
|
|
|
}
|
|
|
|
dc->sar_5bit = true;
|
|
|
|
dc->sar_m32_5bit = false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void gen_left_shift_sar(DisasContext *dc, TCGv_i32 sa)
|
|
|
|
{
|
|
|
|
TCGv_i32 tmp = tcg_const_i32(32);
|
|
|
|
if (!dc->sar_m32_allocated) {
|
|
|
|
dc->sar_m32 = tcg_temp_local_new_i32();
|
|
|
|
dc->sar_m32_allocated = true;
|
|
|
|
}
|
|
|
|
tcg_gen_andi_i32(dc->sar_m32, sa, 0x1f);
|
|
|
|
tcg_gen_sub_i32(cpu_SR[SAR], tmp, dc->sar_m32);
|
|
|
|
dc->sar_5bit = false;
|
|
|
|
dc->sar_m32_5bit = true;
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
}
|
|
|
|
|
2011-09-06 03:55:48 +04:00
|
|
|
static void gen_exception(DisasContext *dc, int excp)
|
2011-09-06 03:55:27 +04:00
|
|
|
{
|
|
|
|
TCGv_i32 tmp = tcg_const_i32(excp);
|
2012-06-10 11:33:12 +04:00
|
|
|
gen_helper_exception(cpu_env, tmp);
|
2011-09-06 03:55:27 +04:00
|
|
|
tcg_temp_free(tmp);
|
|
|
|
}
|
|
|
|
|
2011-09-06 03:55:41 +04:00
|
|
|
static void gen_exception_cause(DisasContext *dc, uint32_t cause)
|
|
|
|
{
|
|
|
|
TCGv_i32 tpc = tcg_const_i32(dc->pc);
|
|
|
|
TCGv_i32 tcause = tcg_const_i32(cause);
|
2012-06-10 11:33:12 +04:00
|
|
|
gen_helper_exception_cause(cpu_env, tpc, tcause);
|
2011-09-06 03:55:41 +04:00
|
|
|
tcg_temp_free(tpc);
|
|
|
|
tcg_temp_free(tcause);
|
2011-10-25 18:24:09 +04:00
|
|
|
if (cause == ILLEGAL_INSTRUCTION_CAUSE ||
|
|
|
|
cause == SYSCALL_CAUSE) {
|
2018-05-12 20:57:22 +03:00
|
|
|
dc->base.is_jmp = DISAS_NORETURN;
|
2011-10-25 18:24:09 +04:00
|
|
|
}
|
2011-09-06 03:55:41 +04:00
|
|
|
}
|
|
|
|
|
2011-09-06 03:55:46 +04:00
|
|
|
static void gen_exception_cause_vaddr(DisasContext *dc, uint32_t cause,
|
|
|
|
TCGv_i32 vaddr)
|
|
|
|
{
|
|
|
|
TCGv_i32 tpc = tcg_const_i32(dc->pc);
|
|
|
|
TCGv_i32 tcause = tcg_const_i32(cause);
|
2012-06-10 11:33:12 +04:00
|
|
|
gen_helper_exception_cause_vaddr(cpu_env, tpc, tcause, vaddr);
|
2011-09-06 03:55:46 +04:00
|
|
|
tcg_temp_free(tpc);
|
|
|
|
tcg_temp_free(tcause);
|
|
|
|
}
|
|
|
|
|
2012-01-13 09:21:32 +04:00
|
|
|
static void gen_debug_exception(DisasContext *dc, uint32_t cause)
|
|
|
|
{
|
|
|
|
TCGv_i32 tpc = tcg_const_i32(dc->pc);
|
|
|
|
TCGv_i32 tcause = tcg_const_i32(cause);
|
2012-06-10 11:33:12 +04:00
|
|
|
gen_helper_debug_exception(cpu_env, tpc, tcause);
|
2012-01-13 09:21:32 +04:00
|
|
|
tcg_temp_free(tpc);
|
|
|
|
tcg_temp_free(tcause);
|
|
|
|
if (cause & (DEBUGCAUSE_IB | DEBUGCAUSE_BI | DEBUGCAUSE_BN)) {
|
2018-05-12 20:57:22 +03:00
|
|
|
dc->base.is_jmp = DISAS_NORETURN;
|
2012-01-13 09:21:32 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-11-08 19:00:55 +03:00
|
|
|
static bool gen_check_privilege(DisasContext *dc)
|
2011-09-06 03:55:41 +04:00
|
|
|
{
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
if (!dc->cring) {
|
|
|
|
return true;
|
2011-09-06 03:55:41 +04:00
|
|
|
}
|
2017-01-25 21:54:11 +03:00
|
|
|
#endif
|
|
|
|
gen_exception_cause(dc, PRIVILEGED_CAUSE);
|
2018-05-12 20:57:22 +03:00
|
|
|
dc->base.is_jmp = DISAS_NORETURN;
|
2017-01-25 21:54:11 +03:00
|
|
|
return false;
|
2011-09-06 03:55:41 +04:00
|
|
|
}
|
|
|
|
|
2018-08-31 23:57:08 +03:00
|
|
|
static bool gen_check_cpenable(DisasContext *dc, uint32_t cp_mask)
|
2012-09-19 04:23:59 +04:00
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
cp_mask &= ~dc->cpenable;
|
|
|
|
|
|
|
|
if (option_enabled(dc, XTENSA_OPTION_COPROCESSOR) && cp_mask) {
|
|
|
|
gen_exception_cause(dc, COPROCESSOR0_DISABLED + ctz32(cp_mask));
|
2018-05-12 20:57:22 +03:00
|
|
|
dc->base.is_jmp = DISAS_NORETURN;
|
2014-11-08 19:00:55 +03:00
|
|
|
return false;
|
2012-09-19 04:23:59 +04:00
|
|
|
}
|
2014-11-08 19:00:55 +03:00
|
|
|
return true;
|
2012-09-19 04:23:59 +04:00
|
|
|
}
|
|
|
|
|
2019-01-31 01:48:22 +03:00
|
|
|
static int gen_postprocess(DisasContext *dc, int slot);
|
|
|
|
|
2011-09-06 03:55:27 +04:00
|
|
|
static void gen_jump_slot(DisasContext *dc, TCGv dest, int slot)
|
|
|
|
{
|
|
|
|
tcg_gen_mov_i32(cpu_pc, dest);
|
2012-01-15 05:40:50 +04:00
|
|
|
if (dc->icount) {
|
|
|
|
tcg_gen_mov_i32(cpu_SR[ICOUNT], dc->next_icount);
|
|
|
|
}
|
2018-05-12 20:57:22 +03:00
|
|
|
if (dc->base.singlestep_enabled) {
|
2011-09-06 03:55:48 +04:00
|
|
|
gen_exception(dc, EXCP_DEBUG);
|
2011-09-06 03:55:27 +04:00
|
|
|
} else {
|
2019-01-31 01:48:22 +03:00
|
|
|
if (dc->op_flags & XTENSA_OP_POSTPROCESS) {
|
|
|
|
slot = gen_postprocess(dc, slot);
|
|
|
|
}
|
2011-09-06 03:55:27 +04:00
|
|
|
if (slot >= 0) {
|
|
|
|
tcg_gen_goto_tb(slot);
|
2018-05-12 20:57:22 +03:00
|
|
|
tcg_gen_exit_tb(dc->base.tb, slot);
|
2011-09-06 03:55:27 +04:00
|
|
|
} else {
|
2018-05-31 04:06:23 +03:00
|
|
|
tcg_gen_exit_tb(NULL, 0);
|
2011-09-06 03:55:27 +04:00
|
|
|
}
|
|
|
|
}
|
2018-05-12 20:57:22 +03:00
|
|
|
dc->base.is_jmp = DISAS_NORETURN;
|
2011-09-06 03:55:27 +04:00
|
|
|
}
|
|
|
|
|
2011-09-06 03:55:28 +04:00
|
|
|
static void gen_jump(DisasContext *dc, TCGv dest)
|
|
|
|
{
|
|
|
|
gen_jump_slot(dc, dest, -1);
|
|
|
|
}
|
|
|
|
|
2019-02-11 13:00:06 +03:00
|
|
|
static int adjust_jump_slot(DisasContext *dc, uint32_t dest, int slot)
|
2011-09-06 03:55:27 +04:00
|
|
|
{
|
2018-05-12 20:57:22 +03:00
|
|
|
if (((dc->base.pc_first ^ dest) & TARGET_PAGE_MASK) != 0) {
|
2019-02-11 13:00:06 +03:00
|
|
|
return -1;
|
|
|
|
} else {
|
|
|
|
return slot;
|
2011-09-06 03:55:27 +04:00
|
|
|
}
|
2019-02-11 13:00:06 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void gen_jumpi(DisasContext *dc, uint32_t dest, int slot)
|
|
|
|
{
|
|
|
|
TCGv_i32 tmp = tcg_const_i32(dest);
|
|
|
|
gen_jump_slot(dc, tmp, adjust_jump_slot(dc, dest, slot));
|
2011-09-06 03:55:27 +04:00
|
|
|
tcg_temp_free(tmp);
|
|
|
|
}
|
|
|
|
|
2011-09-06 03:55:43 +04:00
|
|
|
static void gen_callw_slot(DisasContext *dc, int callinc, TCGv_i32 dest,
|
|
|
|
int slot)
|
|
|
|
{
|
|
|
|
TCGv_i32 tcallinc = tcg_const_i32(callinc);
|
|
|
|
|
|
|
|
tcg_gen_deposit_i32(cpu_SR[PS], cpu_SR[PS],
|
|
|
|
tcallinc, PS_CALLINC_SHIFT, PS_CALLINC_LEN);
|
|
|
|
tcg_temp_free(tcallinc);
|
|
|
|
tcg_gen_movi_i32(cpu_R[callinc << 2],
|
2018-05-12 20:57:22 +03:00
|
|
|
(callinc << 30) | (dc->base.pc_next & 0x3fffffff));
|
2011-09-06 03:55:43 +04:00
|
|
|
gen_jump_slot(dc, dest, slot);
|
|
|
|
}
|
|
|
|
|
2011-09-06 03:55:44 +04:00
|
|
|
static bool gen_check_loop_end(DisasContext *dc, int slot)
|
|
|
|
{
|
2018-10-04 01:59:11 +03:00
|
|
|
if (dc->base.pc_next == dc->lend) {
|
2015-02-13 23:51:55 +03:00
|
|
|
TCGLabel *label = gen_new_label();
|
2011-09-06 03:55:44 +04:00
|
|
|
|
|
|
|
tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_SR[LCOUNT], 0, label);
|
|
|
|
tcg_gen_subi_i32(cpu_SR[LCOUNT], cpu_SR[LCOUNT], 1);
|
2018-10-04 01:59:11 +03:00
|
|
|
if (dc->lbeg_off) {
|
|
|
|
gen_jumpi(dc, dc->base.pc_next - dc->lbeg_off, slot);
|
|
|
|
} else {
|
|
|
|
gen_jump(dc, cpu_SR[LBEG]);
|
|
|
|
}
|
2011-09-06 03:55:44 +04:00
|
|
|
gen_set_label(label);
|
2018-05-12 20:57:22 +03:00
|
|
|
gen_jumpi(dc, dc->base.pc_next, -1);
|
2011-09-06 03:55:44 +04:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void gen_jumpi_check_loop_end(DisasContext *dc, int slot)
|
|
|
|
{
|
|
|
|
if (!gen_check_loop_end(dc, slot)) {
|
2018-05-12 20:57:22 +03:00
|
|
|
gen_jumpi(dc, dc->base.pc_next, slot);
|
2011-09-06 03:55:44 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-09-06 03:55:31 +04:00
|
|
|
static void gen_brcond(DisasContext *dc, TCGCond cond,
|
2017-11-04 05:44:46 +03:00
|
|
|
TCGv_i32 t0, TCGv_i32 t1, uint32_t addr)
|
2011-09-06 03:55:31 +04:00
|
|
|
{
|
2015-02-13 23:51:55 +03:00
|
|
|
TCGLabel *label = gen_new_label();
|
2011-09-06 03:55:31 +04:00
|
|
|
|
|
|
|
tcg_gen_brcond_i32(cond, t0, t1, label);
|
2011-09-06 03:55:44 +04:00
|
|
|
gen_jumpi_check_loop_end(dc, 0);
|
2011-09-06 03:55:31 +04:00
|
|
|
gen_set_label(label);
|
2017-11-04 05:44:46 +03:00
|
|
|
gen_jumpi(dc, addr, 1);
|
2011-09-06 03:55:31 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void gen_brcondi(DisasContext *dc, TCGCond cond,
|
2017-11-04 05:44:46 +03:00
|
|
|
TCGv_i32 t0, uint32_t t1, uint32_t addr)
|
2011-09-06 03:55:31 +04:00
|
|
|
{
|
|
|
|
TCGv_i32 tmp = tcg_const_i32(t1);
|
2017-11-04 05:44:46 +03:00
|
|
|
gen_brcond(dc, cond, t0, tmp, addr);
|
2011-09-06 03:55:31 +04:00
|
|
|
tcg_temp_free(tmp);
|
|
|
|
}
|
|
|
|
|
2018-08-28 07:43:43 +03:00
|
|
|
static bool check_sr(DisasContext *dc, uint32_t sr, unsigned access)
|
2012-12-05 07:15:22 +04:00
|
|
|
{
|
|
|
|
if (!xtensa_option_bits_enabled(dc->config, sregnames[sr].opt_bits)) {
|
|
|
|
if (sregnames[sr].name) {
|
2015-11-13 15:43:35 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "SR %s is not configured\n", sregnames[sr].name);
|
2012-12-05 07:15:22 +04:00
|
|
|
} else {
|
2015-11-13 15:43:35 +03:00
|
|
|
qemu_log_mask(LOG_UNIMP, "SR %d is not implemented\n", sr);
|
2012-12-05 07:15:22 +04:00
|
|
|
}
|
2013-07-21 07:54:37 +04:00
|
|
|
return false;
|
2012-12-05 07:15:23 +04:00
|
|
|
} else if (!(sregnames[sr].access & access)) {
|
|
|
|
static const char * const access_text[] = {
|
|
|
|
[SR_R] = "rsr",
|
|
|
|
[SR_W] = "wsr",
|
|
|
|
[SR_X] = "xsr",
|
|
|
|
};
|
|
|
|
assert(access < ARRAY_SIZE(access_text) && access_text[access]);
|
2015-11-13 15:43:35 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "SR %s is not available for %s\n", sregnames[sr].name,
|
|
|
|
access_text[access]);
|
2013-07-21 07:54:37 +04:00
|
|
|
return false;
|
2012-12-05 07:15:22 +04:00
|
|
|
}
|
2013-07-21 07:54:37 +04:00
|
|
|
return true;
|
2012-12-05 07:15:22 +04:00
|
|
|
}
|
|
|
|
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_rsr_ccount(DisasContext *dc, TCGv_i32 d, uint32_t sr)
|
2011-09-06 03:55:48 +04:00
|
|
|
{
|
2018-05-12 20:57:22 +03:00
|
|
|
if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
|
2013-07-22 08:02:43 +04:00
|
|
|
gen_io_start();
|
|
|
|
}
|
2013-09-04 04:57:49 +04:00
|
|
|
gen_helper_update_ccount(cpu_env);
|
2011-09-06 03:55:48 +04:00
|
|
|
tcg_gen_mov_i32(d, cpu_SR[sr]);
|
2018-05-12 20:57:22 +03:00
|
|
|
if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
|
2013-07-22 08:02:43 +04:00
|
|
|
gen_io_end();
|
|
|
|
}
|
2011-09-06 03:55:48 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_rsr_ptevaddr(DisasContext *dc, TCGv_i32 d, uint32_t sr)
|
2011-09-06 03:55:53 +04:00
|
|
|
{
|
|
|
|
tcg_gen_shri_i32(d, cpu_SR[EXCVADDR], 10);
|
|
|
|
tcg_gen_or_i32(d, d, cpu_SR[sr]);
|
|
|
|
tcg_gen_andi_i32(d, d, 0xfffffffc);
|
|
|
|
}
|
2017-01-25 21:54:11 +03:00
|
|
|
#endif
|
2011-09-06 03:55:53 +04:00
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_rsr(DisasContext *dc, TCGv_i32 d, uint32_t sr)
|
2011-09-06 03:55:34 +04:00
|
|
|
{
|
2018-09-02 05:47:26 +03:00
|
|
|
static void (* const rsr_handler[256])(DisasContext *dc,
|
|
|
|
TCGv_i32 d, uint32_t sr) = {
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2011-09-06 03:55:48 +04:00
|
|
|
[CCOUNT] = gen_rsr_ccount,
|
2013-09-04 04:57:49 +04:00
|
|
|
[INTSET] = gen_rsr_ccount,
|
2011-09-06 03:55:53 +04:00
|
|
|
[PTEVADDR] = gen_rsr_ptevaddr,
|
2017-01-25 21:54:11 +03:00
|
|
|
#endif
|
2011-09-06 03:55:34 +04:00
|
|
|
};
|
|
|
|
|
2012-12-05 07:15:22 +04:00
|
|
|
if (rsr_handler[sr]) {
|
2018-09-02 05:47:26 +03:00
|
|
|
rsr_handler[sr](dc, d, sr);
|
2011-09-06 03:55:34 +04:00
|
|
|
} else {
|
2012-12-05 07:15:22 +04:00
|
|
|
tcg_gen_mov_i32(d, cpu_SR[sr]);
|
2011-09-06 03:55:34 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_sar(DisasContext *dc, uint32_t sr, TCGv_i32 s)
|
2011-09-06 03:55:35 +04:00
|
|
|
{
|
|
|
|
tcg_gen_andi_i32(cpu_SR[sr], s, 0x3f);
|
|
|
|
if (dc->sar_m32_5bit) {
|
|
|
|
tcg_gen_discard_i32(dc->sar_m32);
|
|
|
|
}
|
|
|
|
dc->sar_5bit = false;
|
|
|
|
dc->sar_m32_5bit = false;
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_br(DisasContext *dc, uint32_t sr, TCGv_i32 s)
|
2011-09-06 03:55:54 +04:00
|
|
|
{
|
|
|
|
tcg_gen_andi_i32(cpu_SR[sr], s, 0xffff);
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_litbase(DisasContext *dc, uint32_t sr, TCGv_i32 s)
|
2011-09-06 03:55:45 +04:00
|
|
|
{
|
|
|
|
tcg_gen_andi_i32(cpu_SR[sr], s, 0xfffff001);
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_acchi(DisasContext *dc, uint32_t sr, TCGv_i32 s)
|
2011-10-10 06:25:40 +04:00
|
|
|
{
|
|
|
|
tcg_gen_ext8s_i32(cpu_SR[sr], s);
|
|
|
|
}
|
|
|
|
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_windowbase(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2011-09-06 03:55:43 +04:00
|
|
|
{
|
2019-01-31 01:56:29 +03:00
|
|
|
tcg_gen_mov_i32(cpu_windowbase_next, v);
|
2011-09-06 03:55:49 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_windowstart(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2011-09-06 03:55:49 +04:00
|
|
|
{
|
2011-11-01 01:51:02 +04:00
|
|
|
tcg_gen_andi_i32(cpu_SR[sr], v, (1 << dc->config->nareg / 4) - 1);
|
2011-09-06 03:55:43 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_ptevaddr(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2011-09-06 03:55:53 +04:00
|
|
|
{
|
|
|
|
tcg_gen_andi_i32(cpu_SR[sr], v, 0xffc00000);
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_rasid(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2011-09-06 03:55:53 +04:00
|
|
|
{
|
2012-06-10 11:33:12 +04:00
|
|
|
gen_helper_wsr_rasid(cpu_env, v);
|
2011-09-06 03:55:53 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_tlbcfg(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2011-09-06 03:55:53 +04:00
|
|
|
{
|
|
|
|
tcg_gen_andi_i32(cpu_SR[sr], v, 0x01130000);
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_ibreakenable(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2012-01-13 09:21:32 +04:00
|
|
|
{
|
2012-06-10 11:33:12 +04:00
|
|
|
gen_helper_wsr_ibreakenable(cpu_env, v);
|
2012-01-13 09:21:32 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_memctl(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2016-11-12 09:40:18 +03:00
|
|
|
{
|
|
|
|
gen_helper_wsr_memctl(cpu_env, v);
|
2012-01-13 09:21:32 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_atomctl(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2012-12-05 07:15:20 +04:00
|
|
|
{
|
|
|
|
tcg_gen_andi_i32(cpu_SR[sr], v, 0x3f);
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_ibreaka(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2012-01-13 09:21:32 +04:00
|
|
|
{
|
|
|
|
unsigned id = sr - IBREAKA;
|
2018-09-02 07:48:59 +03:00
|
|
|
TCGv_i32 tmp = tcg_const_i32(id);
|
2012-01-13 09:21:32 +04:00
|
|
|
|
2018-09-02 07:48:59 +03:00
|
|
|
assert(id < dc->config->nibreak);
|
|
|
|
gen_helper_wsr_ibreaka(cpu_env, tmp, v);
|
|
|
|
tcg_temp_free(tmp);
|
2012-01-13 09:21:32 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_dbreaka(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2012-01-29 05:28:21 +04:00
|
|
|
{
|
|
|
|
unsigned id = sr - DBREAKA;
|
2018-09-02 07:48:59 +03:00
|
|
|
TCGv_i32 tmp = tcg_const_i32(id);
|
2012-01-29 05:28:21 +04:00
|
|
|
|
2018-09-02 07:48:59 +03:00
|
|
|
assert(id < dc->config->ndbreak);
|
|
|
|
gen_helper_wsr_dbreaka(cpu_env, tmp, v);
|
|
|
|
tcg_temp_free(tmp);
|
2012-01-29 05:28:21 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_dbreakc(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2012-01-29 05:28:21 +04:00
|
|
|
{
|
|
|
|
unsigned id = sr - DBREAKC;
|
2018-09-02 07:48:59 +03:00
|
|
|
TCGv_i32 tmp = tcg_const_i32(id);
|
2012-01-29 05:28:21 +04:00
|
|
|
|
2018-09-02 07:48:59 +03:00
|
|
|
assert(id < dc->config->ndbreak);
|
|
|
|
gen_helper_wsr_dbreakc(cpu_env, tmp, v);
|
|
|
|
tcg_temp_free(tmp);
|
2012-01-29 05:28:21 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_cpenable(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2012-09-19 04:23:59 +04:00
|
|
|
{
|
|
|
|
tcg_gen_andi_i32(cpu_SR[sr], v, 0xff);
|
|
|
|
}
|
|
|
|
|
2013-07-22 08:02:43 +04:00
|
|
|
static void gen_check_interrupts(DisasContext *dc)
|
|
|
|
{
|
2018-05-12 20:57:22 +03:00
|
|
|
if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
|
2013-07-22 08:02:43 +04:00
|
|
|
gen_io_start();
|
|
|
|
}
|
|
|
|
gen_helper_check_interrupts(cpu_env);
|
2018-05-12 20:57:22 +03:00
|
|
|
if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
|
2013-07-22 08:02:43 +04:00
|
|
|
gen_io_end();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_intset(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2011-09-06 03:55:48 +04:00
|
|
|
{
|
2019-01-24 06:26:52 +03:00
|
|
|
gen_helper_intset(cpu_env, v);
|
2011-09-06 03:55:48 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_intclear(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2011-09-06 03:55:48 +04:00
|
|
|
{
|
2019-01-24 06:26:52 +03:00
|
|
|
gen_helper_intclear(cpu_env, v);
|
2011-09-06 03:55:48 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_intenable(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2011-09-06 03:55:48 +04:00
|
|
|
{
|
|
|
|
tcg_gen_mov_i32(cpu_SR[sr], v);
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_ps(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2011-09-06 03:55:40 +04:00
|
|
|
{
|
|
|
|
uint32_t mask = PS_WOE | PS_CALLINC | PS_OWB |
|
|
|
|
PS_UM | PS_EXCM | PS_INTLEVEL;
|
|
|
|
|
|
|
|
if (option_enabled(dc, XTENSA_OPTION_MMU)) {
|
|
|
|
mask |= PS_RING;
|
|
|
|
}
|
|
|
|
tcg_gen_andi_i32(cpu_SR[sr], v, mask);
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_ccount(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2013-09-04 04:57:49 +04:00
|
|
|
{
|
2018-05-12 20:57:22 +03:00
|
|
|
if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
|
2013-07-22 08:02:43 +04:00
|
|
|
gen_io_start();
|
|
|
|
}
|
2013-09-04 04:57:49 +04:00
|
|
|
gen_helper_wsr_ccount(cpu_env, v);
|
2018-05-12 20:57:22 +03:00
|
|
|
if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
|
2013-07-22 08:02:43 +04:00
|
|
|
gen_io_end();
|
|
|
|
}
|
2011-09-06 03:55:40 +04:00
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_icount(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2012-01-15 05:40:50 +04:00
|
|
|
{
|
|
|
|
if (dc->icount) {
|
|
|
|
tcg_gen_mov_i32(dc->next_icount, v);
|
|
|
|
} else {
|
|
|
|
tcg_gen_mov_i32(cpu_SR[sr], v);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_icountlevel(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2012-01-15 05:40:50 +04:00
|
|
|
{
|
|
|
|
tcg_gen_andi_i32(cpu_SR[sr], v, 0xf);
|
|
|
|
}
|
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr_ccompare(DisasContext *dc, uint32_t sr, TCGv_i32 v)
|
2011-09-06 03:55:48 +04:00
|
|
|
{
|
|
|
|
uint32_t id = sr - CCOMPARE;
|
2018-09-02 07:48:59 +03:00
|
|
|
TCGv_i32 tmp = tcg_const_i32(id);
|
2013-09-04 04:57:49 +04:00
|
|
|
|
2018-09-02 07:48:59 +03:00
|
|
|
assert(id < dc->config->nccompare);
|
|
|
|
tcg_gen_mov_i32(cpu_SR[sr], v);
|
|
|
|
if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
|
|
|
|
gen_io_start();
|
|
|
|
}
|
|
|
|
gen_helper_update_ccompare(cpu_env, tmp);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
|
|
|
|
gen_io_end();
|
2011-09-06 03:55:48 +04:00
|
|
|
}
|
|
|
|
}
|
2017-01-25 21:54:11 +03:00
|
|
|
#else
|
|
|
|
static void gen_check_interrupts(DisasContext *dc)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
2011-09-06 03:55:48 +04:00
|
|
|
|
2018-09-02 05:47:26 +03:00
|
|
|
static void gen_wsr(DisasContext *dc, uint32_t sr, TCGv_i32 s)
|
2011-09-06 03:55:34 +04:00
|
|
|
{
|
2018-09-02 05:47:26 +03:00
|
|
|
static void (* const wsr_handler[256])(DisasContext *dc,
|
|
|
|
uint32_t sr, TCGv_i32 v) = {
|
2011-09-06 03:55:35 +04:00
|
|
|
[SAR] = gen_wsr_sar,
|
2011-09-06 03:55:54 +04:00
|
|
|
[BR] = gen_wsr_br,
|
2011-09-06 03:55:45 +04:00
|
|
|
[LITBASE] = gen_wsr_litbase,
|
2011-10-10 06:25:40 +04:00
|
|
|
[ACCHI] = gen_wsr_acchi,
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2011-09-06 03:55:43 +04:00
|
|
|
[WINDOW_BASE] = gen_wsr_windowbase,
|
2011-09-06 03:55:49 +04:00
|
|
|
[WINDOW_START] = gen_wsr_windowstart,
|
2011-09-06 03:55:53 +04:00
|
|
|
[PTEVADDR] = gen_wsr_ptevaddr,
|
|
|
|
[RASID] = gen_wsr_rasid,
|
|
|
|
[ITLBCFG] = gen_wsr_tlbcfg,
|
|
|
|
[DTLBCFG] = gen_wsr_tlbcfg,
|
2012-01-13 09:21:32 +04:00
|
|
|
[IBREAKENABLE] = gen_wsr_ibreakenable,
|
2016-11-12 09:40:18 +03:00
|
|
|
[MEMCTL] = gen_wsr_memctl,
|
2012-12-05 07:15:20 +04:00
|
|
|
[ATOMCTL] = gen_wsr_atomctl,
|
2012-01-13 09:21:32 +04:00
|
|
|
[IBREAKA] = gen_wsr_ibreaka,
|
|
|
|
[IBREAKA + 1] = gen_wsr_ibreaka,
|
2012-01-29 05:28:21 +04:00
|
|
|
[DBREAKA] = gen_wsr_dbreaka,
|
|
|
|
[DBREAKA + 1] = gen_wsr_dbreaka,
|
|
|
|
[DBREAKC] = gen_wsr_dbreakc,
|
|
|
|
[DBREAKC + 1] = gen_wsr_dbreakc,
|
2012-09-19 04:23:59 +04:00
|
|
|
[CPENABLE] = gen_wsr_cpenable,
|
2011-09-06 03:55:48 +04:00
|
|
|
[INTSET] = gen_wsr_intset,
|
|
|
|
[INTCLEAR] = gen_wsr_intclear,
|
|
|
|
[INTENABLE] = gen_wsr_intenable,
|
2011-09-06 03:55:40 +04:00
|
|
|
[PS] = gen_wsr_ps,
|
2013-09-04 04:57:49 +04:00
|
|
|
[CCOUNT] = gen_wsr_ccount,
|
2012-01-15 05:40:50 +04:00
|
|
|
[ICOUNT] = gen_wsr_icount,
|
|
|
|
[ICOUNTLEVEL] = gen_wsr_icountlevel,
|
2011-09-06 03:55:48 +04:00
|
|
|
[CCOMPARE] = gen_wsr_ccompare,
|
|
|
|
[CCOMPARE + 1] = gen_wsr_ccompare,
|
|
|
|
[CCOMPARE + 2] = gen_wsr_ccompare,
|
2017-01-25 21:54:11 +03:00
|
|
|
#endif
|
2011-09-06 03:55:34 +04:00
|
|
|
};
|
|
|
|
|
2012-12-05 07:15:22 +04:00
|
|
|
if (wsr_handler[sr]) {
|
2018-09-02 05:47:26 +03:00
|
|
|
wsr_handler[sr](dc, sr, s);
|
2011-09-06 03:55:34 +04:00
|
|
|
} else {
|
2012-12-05 07:15:22 +04:00
|
|
|
tcg_gen_mov_i32(cpu_SR[sr], s);
|
2011-09-06 03:55:34 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-09-19 04:23:54 +04:00
|
|
|
static void gen_wur(uint32_t ur, TCGv_i32 s)
|
|
|
|
{
|
|
|
|
switch (ur) {
|
|
|
|
case FCR:
|
|
|
|
gen_helper_wur_fcr(cpu_env, s);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case FSR:
|
|
|
|
tcg_gen_andi_i32(cpu_UR[ur], s, 0xffffff80);
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
tcg_gen_mov_i32(cpu_UR[ur], s);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-09-06 03:55:46 +04:00
|
|
|
static void gen_load_store_alignment(DisasContext *dc, int shift,
|
|
|
|
TCGv_i32 addr, bool no_hw_alignment)
|
|
|
|
{
|
|
|
|
if (!option_enabled(dc, XTENSA_OPTION_UNALIGNED_EXCEPTION)) {
|
|
|
|
tcg_gen_andi_i32(addr, addr, ~0 << shift);
|
|
|
|
} else if (option_enabled(dc, XTENSA_OPTION_HW_ALIGNMENT) &&
|
|
|
|
no_hw_alignment) {
|
2015-02-13 23:51:55 +03:00
|
|
|
TCGLabel *label = gen_new_label();
|
2011-09-06 03:55:46 +04:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_andi_i32(tmp, addr, ~(~0 << shift));
|
|
|
|
tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, label);
|
|
|
|
gen_exception_cause_vaddr(dc, LOAD_STORE_ALIGNMENT_CAUSE, addr);
|
|
|
|
gen_set_label(label);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2011-09-06 03:55:48 +04:00
|
|
|
static void gen_waiti(DisasContext *dc, uint32_t imm4)
|
|
|
|
{
|
2018-05-12 20:57:22 +03:00
|
|
|
TCGv_i32 pc = tcg_const_i32(dc->base.pc_next);
|
2011-09-06 03:55:48 +04:00
|
|
|
TCGv_i32 intlevel = tcg_const_i32(imm4);
|
2013-07-22 08:02:43 +04:00
|
|
|
|
2018-05-12 20:57:22 +03:00
|
|
|
if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
|
2013-07-22 08:02:43 +04:00
|
|
|
gen_io_start();
|
|
|
|
}
|
2012-06-10 11:33:12 +04:00
|
|
|
gen_helper_waiti(cpu_env, pc, intlevel);
|
2018-05-12 20:57:22 +03:00
|
|
|
if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) {
|
2013-07-22 08:02:43 +04:00
|
|
|
gen_io_end();
|
|
|
|
}
|
2011-09-06 03:55:48 +04:00
|
|
|
tcg_temp_free(pc);
|
|
|
|
tcg_temp_free(intlevel);
|
|
|
|
}
|
2017-01-25 21:54:11 +03:00
|
|
|
#endif
|
2011-09-06 03:55:48 +04:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
static bool gen_window_check(DisasContext *dc, uint32_t mask)
|
2011-09-06 03:55:49 +04:00
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
unsigned r = 31 - clz32(mask);
|
|
|
|
|
|
|
|
if (r / 4 > dc->window) {
|
2014-10-30 18:07:47 +03:00
|
|
|
TCGv_i32 pc = tcg_const_i32(dc->pc);
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 w = tcg_const_i32(r / 4);
|
2013-07-21 12:55:46 +04:00
|
|
|
|
2014-10-30 18:07:47 +03:00
|
|
|
gen_helper_window_check(cpu_env, pc, w);
|
2018-05-12 20:57:22 +03:00
|
|
|
dc->base.is_jmp = DISAS_NORETURN;
|
2014-11-08 19:00:55 +03:00
|
|
|
return false;
|
2011-09-06 03:55:49 +04:00
|
|
|
}
|
2014-11-08 19:00:55 +03:00
|
|
|
return true;
|
2011-09-06 03:55:49 +04:00
|
|
|
}
|
|
|
|
|
2011-10-10 06:25:40 +04:00
|
|
|
static TCGv_i32 gen_mac16_m(TCGv_i32 v, bool hi, bool is_unsigned)
|
|
|
|
{
|
|
|
|
TCGv_i32 m = tcg_temp_new_i32();
|
|
|
|
|
|
|
|
if (hi) {
|
|
|
|
(is_unsigned ? tcg_gen_shri_i32 : tcg_gen_sari_i32)(m, v, 16);
|
|
|
|
} else {
|
|
|
|
(is_unsigned ? tcg_gen_ext16u_i32 : tcg_gen_ext16s_i32)(m, v);
|
|
|
|
}
|
|
|
|
return m;
|
|
|
|
}
|
|
|
|
|
2018-09-01 07:26:54 +03:00
|
|
|
static void gen_zero_check(DisasContext *dc, const uint32_t arg[])
|
|
|
|
{
|
|
|
|
TCGLabel *label = gen_new_label();
|
|
|
|
|
|
|
|
tcg_gen_brcondi_i32(TCG_COND_NE, cpu_R[arg[2]], 0, label);
|
|
|
|
gen_exception_cause(dc, INTEGER_DIVIDE_BY_ZERO_CAUSE);
|
|
|
|
gen_set_label(label);
|
|
|
|
}
|
|
|
|
|
2017-11-04 05:44:46 +03:00
|
|
|
static inline unsigned xtensa_op0_insn_len(DisasContext *dc, uint8_t op0)
|
2014-12-14 07:50:55 +03:00
|
|
|
{
|
2017-11-04 05:44:46 +03:00
|
|
|
return xtensa_isa_length_from_chars(dc->config->isa, &op0);
|
2014-12-14 07:50:55 +03:00
|
|
|
}
|
|
|
|
|
2019-01-31 01:48:22 +03:00
|
|
|
static int gen_postprocess(DisasContext *dc, int slot)
|
|
|
|
{
|
|
|
|
uint32_t op_flags = dc->op_flags;
|
|
|
|
|
|
|
|
if (op_flags & XTENSA_OP_CHECK_INTERRUPTS) {
|
|
|
|
gen_check_interrupts(dc);
|
|
|
|
}
|
2019-01-31 01:56:29 +03:00
|
|
|
if (op_flags & XTENSA_OP_SYNC_REGISTER_WINDOW) {
|
|
|
|
gen_helper_sync_windowbase(cpu_env);
|
|
|
|
}
|
2019-01-31 01:48:22 +03:00
|
|
|
if (op_flags & XTENSA_OP_EXIT_TB_M1) {
|
|
|
|
slot = -1;
|
|
|
|
}
|
|
|
|
return slot;
|
|
|
|
}
|
|
|
|
|
2019-01-30 06:21:10 +03:00
|
|
|
struct opcode_arg_info {
|
|
|
|
uint32_t resource;
|
|
|
|
int index;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct slot_prop {
|
|
|
|
XtensaOpcodeOps *ops;
|
|
|
|
uint32_t arg[MAX_OPCODE_ARGS];
|
|
|
|
uint32_t raw_arg[MAX_OPCODE_ARGS];
|
|
|
|
struct opcode_arg_info in[MAX_OPCODE_ARGS];
|
|
|
|
struct opcode_arg_info out[MAX_OPCODE_ARGS];
|
|
|
|
unsigned n_in;
|
|
|
|
unsigned n_out;
|
|
|
|
uint32_t op_flags;
|
|
|
|
};
|
|
|
|
|
|
|
|
enum resource_type {
|
|
|
|
RES_REGFILE,
|
|
|
|
RES_STATE,
|
|
|
|
RES_MAX,
|
|
|
|
};
|
|
|
|
|
|
|
|
static uint32_t encode_resource(enum resource_type r, unsigned g, unsigned n)
|
|
|
|
{
|
|
|
|
assert(r < RES_MAX && g < 256 && n < 65536);
|
|
|
|
return (r << 24) | (g << 16) | n;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* a depends on b if b must be executed before a,
|
|
|
|
* because a's side effects will destroy b's inputs.
|
|
|
|
*/
|
|
|
|
static bool op_depends_on(const struct slot_prop *a,
|
|
|
|
const struct slot_prop *b)
|
|
|
|
{
|
|
|
|
unsigned i = 0;
|
|
|
|
unsigned j = 0;
|
|
|
|
|
|
|
|
if (a->op_flags & XTENSA_OP_CONTROL_FLOW) {
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
while (i < a->n_out && j < b->n_in) {
|
|
|
|
if (a->out[i].resource < b->in[j].resource) {
|
|
|
|
++i;
|
|
|
|
} else if (a->out[i].resource > b->in[j].resource) {
|
|
|
|
++j;
|
|
|
|
} else {
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Calculate evaluation order for slot opcodes.
|
|
|
|
* Build opcode order graph and output its nodes in topological sort order.
|
|
|
|
* An edge a -> b in the graph means that opcode a must be followed by
|
|
|
|
* opcode b.
|
|
|
|
*/
|
|
|
|
static bool tsort(struct slot_prop *slot,
|
|
|
|
struct slot_prop *sorted[],
|
|
|
|
unsigned n)
|
|
|
|
{
|
|
|
|
struct tsnode {
|
|
|
|
unsigned n_in_edge;
|
|
|
|
unsigned n_out_edge;
|
|
|
|
unsigned out_edge[MAX_INSN_SLOTS];
|
|
|
|
} node[MAX_INSN_SLOTS];
|
|
|
|
|
|
|
|
unsigned in[MAX_INSN_SLOTS];
|
|
|
|
unsigned i, j;
|
|
|
|
unsigned n_in = 0;
|
|
|
|
unsigned n_out = 0;
|
|
|
|
unsigned n_edge = 0;
|
|
|
|
unsigned in_idx;
|
|
|
|
|
|
|
|
for (i = 0; i < n; ++i) {
|
|
|
|
node[i].n_in_edge = 0;
|
|
|
|
node[i].n_out_edge = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < n; ++i) {
|
|
|
|
unsigned n_out_edge = 0;
|
|
|
|
|
|
|
|
for (j = 0; j < n; ++j) {
|
|
|
|
if (i != j && op_depends_on(slot + j, slot + i)) {
|
|
|
|
node[i].out_edge[n_out_edge] = j;
|
|
|
|
++node[j].n_in_edge;
|
|
|
|
++n_out_edge;
|
|
|
|
++n_edge;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
node[i].n_out_edge = n_out_edge;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < n; ++i) {
|
|
|
|
if (!node[i].n_in_edge) {
|
|
|
|
in[n_in] = i;
|
|
|
|
++n_in;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
for (in_idx = 0; in_idx < n_in; ++in_idx) {
|
|
|
|
i = in[in_idx];
|
|
|
|
sorted[n_out] = slot + i;
|
|
|
|
++n_out;
|
|
|
|
for (j = 0; j < node[i].n_out_edge; ++j) {
|
|
|
|
--n_edge;
|
|
|
|
if (--node[node[i].out_edge[j]].n_in_edge == 0) {
|
|
|
|
in[n_in] = node[i].out_edge[j];
|
|
|
|
++n_in;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return n_edge == 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void opcode_add_resource(struct slot_prop *op,
|
|
|
|
uint32_t resource, char direction,
|
|
|
|
int index)
|
|
|
|
{
|
|
|
|
switch (direction) {
|
|
|
|
case 'm':
|
|
|
|
case 'i':
|
|
|
|
assert(op->n_in < ARRAY_SIZE(op->in));
|
|
|
|
op->in[op->n_in].resource = resource;
|
|
|
|
op->in[op->n_in].index = index;
|
|
|
|
++op->n_in;
|
|
|
|
/* fall through */
|
|
|
|
case 'o':
|
|
|
|
if (direction == 'm' || direction == 'o') {
|
|
|
|
assert(op->n_out < ARRAY_SIZE(op->out));
|
|
|
|
op->out[op->n_out].resource = resource;
|
|
|
|
op->out[op->n_out].index = index;
|
|
|
|
++op->n_out;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static int resource_compare(const void *a, const void *b)
|
|
|
|
{
|
|
|
|
const struct opcode_arg_info *pa = a;
|
|
|
|
const struct opcode_arg_info *pb = b;
|
|
|
|
|
|
|
|
return pa->resource < pb->resource ?
|
|
|
|
-1 : (pa->resource > pb->resource ? 1 : 0);
|
|
|
|
}
|
|
|
|
|
2012-09-08 17:09:07 +04:00
|
|
|
static void disas_xtensa_insn(CPUXtensaState *env, DisasContext *dc)
|
2011-09-06 03:55:27 +04:00
|
|
|
{
|
2017-11-04 05:44:46 +03:00
|
|
|
xtensa_isa isa = dc->config->isa;
|
|
|
|
unsigned char b[MAX_INSN_LENGTH] = {cpu_ldub_code(env, dc->pc)};
|
|
|
|
unsigned len = xtensa_op0_insn_len(dc, b[0]);
|
|
|
|
xtensa_format fmt;
|
2018-01-18 21:08:49 +03:00
|
|
|
int slot, slots;
|
2017-11-04 05:44:46 +03:00
|
|
|
unsigned i;
|
2018-08-28 07:43:43 +03:00
|
|
|
uint32_t op_flags = 0;
|
2019-01-30 06:21:10 +03:00
|
|
|
struct slot_prop slot_prop[MAX_INSN_SLOTS];
|
|
|
|
struct slot_prop *ordered[MAX_INSN_SLOTS];
|
2018-08-29 00:52:27 +03:00
|
|
|
uint32_t debug_cause = 0;
|
2018-08-29 20:37:29 +03:00
|
|
|
uint32_t windowed_register = 0;
|
2018-08-31 23:57:08 +03:00
|
|
|
uint32_t coprocessor = 0;
|
2014-12-14 07:50:55 +03:00
|
|
|
|
2017-11-04 05:44:46 +03:00
|
|
|
if (len == XTENSA_UNDEFINED) {
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"unknown instruction length (pc = %08x)\n",
|
|
|
|
dc->pc);
|
|
|
|
gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
|
|
|
|
return;
|
2011-09-06 03:55:27 +04:00
|
|
|
}
|
|
|
|
|
2018-05-12 20:57:22 +03:00
|
|
|
dc->base.pc_next = dc->pc + len;
|
2017-11-04 05:44:46 +03:00
|
|
|
for (i = 1; i < len; ++i) {
|
|
|
|
b[i] = cpu_ldub_code(env, dc->pc + i);
|
|
|
|
}
|
|
|
|
xtensa_insnbuf_from_chars(isa, dc->insnbuf, b, len);
|
|
|
|
fmt = xtensa_format_decode(isa, dc->insnbuf);
|
|
|
|
if (fmt == XTENSA_UNDEFINED) {
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"unrecognized instruction format (pc = %08x)\n",
|
|
|
|
dc->pc);
|
|
|
|
gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
slots = xtensa_format_num_slots(isa, fmt);
|
|
|
|
for (slot = 0; slot < slots; ++slot) {
|
|
|
|
xtensa_opcode opc;
|
2018-01-18 21:08:49 +03:00
|
|
|
int opnd, vopnd, opnds;
|
2018-08-28 07:43:43 +03:00
|
|
|
uint32_t *raw_arg = slot_prop[slot].raw_arg;
|
|
|
|
uint32_t *arg = slot_prop[slot].arg;
|
2017-11-04 05:44:46 +03:00
|
|
|
XtensaOpcodeOps *ops;
|
|
|
|
|
|
|
|
dc->raw_arg = raw_arg;
|
|
|
|
|
|
|
|
xtensa_format_get_slot(isa, fmt, slot, dc->insnbuf, dc->slotbuf);
|
|
|
|
opc = xtensa_opcode_decode(isa, fmt, slot, dc->slotbuf);
|
|
|
|
if (opc == XTENSA_UNDEFINED) {
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"unrecognized opcode in slot %d (pc = %08x)\n",
|
|
|
|
slot, dc->pc);
|
|
|
|
gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
|
|
|
|
return;
|
2011-09-06 03:55:27 +04:00
|
|
|
}
|
2017-11-04 05:44:46 +03:00
|
|
|
opnds = xtensa_opcode_num_operands(isa, opc);
|
2011-09-06 03:55:31 +04:00
|
|
|
|
2017-11-04 05:44:46 +03:00
|
|
|
for (opnd = vopnd = 0; opnd < opnds; ++opnd) {
|
2019-02-10 05:30:00 +03:00
|
|
|
if (xtensa_operand_is_register(isa, opc, opnd) &&
|
|
|
|
xtensa_operand_regfile(isa, opc, opnd) ==
|
|
|
|
dc->config->a_regfile) {
|
|
|
|
uint32_t v;
|
|
|
|
|
|
|
|
xtensa_operand_get_field(isa, opc, opnd, fmt, slot,
|
|
|
|
dc->slotbuf, &v);
|
|
|
|
xtensa_operand_decode(isa, opc, opnd, &v);
|
|
|
|
windowed_register |= 1u << v;
|
|
|
|
}
|
2017-11-04 05:44:46 +03:00
|
|
|
if (xtensa_operand_is_visible(isa, opc, opnd)) {
|
|
|
|
uint32_t v;
|
2011-09-06 03:55:27 +04:00
|
|
|
|
2017-11-04 05:44:46 +03:00
|
|
|
xtensa_operand_get_field(isa, opc, opnd, fmt, slot,
|
|
|
|
dc->slotbuf, &v);
|
|
|
|
xtensa_operand_decode(isa, opc, opnd, &v);
|
|
|
|
raw_arg[vopnd] = v;
|
|
|
|
if (xtensa_operand_is_PCrelative(isa, opc, opnd)) {
|
|
|
|
xtensa_operand_undo_reloc(isa, opc, opnd, &v, dc->pc);
|
2011-09-06 03:55:31 +04:00
|
|
|
}
|
2017-11-04 05:44:46 +03:00
|
|
|
arg[vopnd] = v;
|
|
|
|
++vopnd;
|
2011-09-06 03:55:31 +04:00
|
|
|
}
|
|
|
|
}
|
2017-11-04 05:44:46 +03:00
|
|
|
ops = dc->config->opcode_ops[opc];
|
2018-08-28 07:43:43 +03:00
|
|
|
slot_prop[slot].ops = ops;
|
|
|
|
|
2017-11-04 05:44:46 +03:00
|
|
|
if (ops) {
|
2018-08-28 07:43:43 +03:00
|
|
|
op_flags |= ops->op_flags;
|
2017-11-04 05:44:46 +03:00
|
|
|
} else {
|
2018-08-28 07:43:43 +03:00
|
|
|
qemu_log_mask(LOG_UNIMP,
|
2017-11-04 05:44:46 +03:00
|
|
|
"unimplemented opcode '%s' in slot %d (pc = %08x)\n",
|
|
|
|
xtensa_opcode_name(isa, opc), slot, dc->pc);
|
2018-08-28 07:43:43 +03:00
|
|
|
op_flags |= XTENSA_OP_ILL;
|
|
|
|
}
|
|
|
|
if ((op_flags & XTENSA_OP_ILL) ||
|
|
|
|
(ops && ops->test_ill && ops->test_ill(dc, arg, ops->par))) {
|
2017-11-04 05:44:46 +03:00
|
|
|
gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
|
|
|
|
return;
|
2011-09-06 03:55:28 +04:00
|
|
|
}
|
2018-08-29 00:52:27 +03:00
|
|
|
if (ops->op_flags & XTENSA_OP_DEBUG_BREAK) {
|
|
|
|
debug_cause |= ops->par[0];
|
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
if (ops->test_overflow) {
|
|
|
|
windowed_register |= ops->test_overflow(dc, arg, ops->par);
|
|
|
|
}
|
2018-08-31 23:57:08 +03:00
|
|
|
coprocessor |= ops->coprocessor;
|
2019-01-30 06:21:10 +03:00
|
|
|
|
|
|
|
if (slots > 1) {
|
|
|
|
slot_prop[slot].n_in = 0;
|
|
|
|
slot_prop[slot].n_out = 0;
|
|
|
|
slot_prop[slot].op_flags = 0;
|
|
|
|
|
|
|
|
opnds = xtensa_opcode_num_operands(isa, opc);
|
|
|
|
|
|
|
|
for (opnd = vopnd = 0; opnd < opnds; ++opnd) {
|
|
|
|
bool visible = xtensa_operand_is_visible(isa, opc, opnd);
|
|
|
|
|
|
|
|
if (xtensa_operand_is_register(isa, opc, opnd)) {
|
|
|
|
xtensa_regfile rf = xtensa_operand_regfile(isa, opc, opnd);
|
|
|
|
uint32_t v = 0;
|
|
|
|
|
|
|
|
xtensa_operand_get_field(isa, opc, opnd, fmt, slot,
|
|
|
|
dc->slotbuf, &v);
|
|
|
|
xtensa_operand_decode(isa, opc, opnd, &v);
|
|
|
|
opcode_add_resource(slot_prop + slot,
|
|
|
|
encode_resource(RES_REGFILE, rf, v),
|
|
|
|
xtensa_operand_inout(isa, opc, opnd),
|
|
|
|
visible ? vopnd : -1);
|
|
|
|
}
|
|
|
|
if (visible) {
|
|
|
|
++vopnd;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
opnds = xtensa_opcode_num_stateOperands(isa, opc);
|
|
|
|
|
|
|
|
for (opnd = 0; opnd < opnds; ++opnd) {
|
|
|
|
xtensa_state state = xtensa_stateOperand_state(isa, opc, opnd);
|
|
|
|
|
|
|
|
opcode_add_resource(slot_prop + slot,
|
|
|
|
encode_resource(RES_STATE, 0, state),
|
|
|
|
xtensa_stateOperand_inout(isa, opc, opnd),
|
|
|
|
-1);
|
|
|
|
}
|
|
|
|
if (xtensa_opcode_is_branch(isa, opc) ||
|
|
|
|
xtensa_opcode_is_jump(isa, opc) ||
|
|
|
|
xtensa_opcode_is_loop(isa, opc) ||
|
|
|
|
xtensa_opcode_is_call(isa, opc)) {
|
|
|
|
slot_prop[slot].op_flags |= XTENSA_OP_CONTROL_FLOW;
|
|
|
|
}
|
|
|
|
|
|
|
|
qsort(slot_prop[slot].in, slot_prop[slot].n_in,
|
|
|
|
sizeof(slot_prop[slot].in[0]), resource_compare);
|
|
|
|
qsort(slot_prop[slot].out, slot_prop[slot].n_out,
|
|
|
|
sizeof(slot_prop[slot].out[0]), resource_compare);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (slots > 1) {
|
|
|
|
if (!tsort(slot_prop, ordered, slots)) {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"Circular resource dependencies (pc = %08x)\n",
|
|
|
|
dc->pc);
|
|
|
|
gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
ordered[0] = slot_prop + 0;
|
2011-09-06 03:55:27 +04:00
|
|
|
}
|
2018-08-28 07:43:43 +03:00
|
|
|
|
2018-08-28 08:17:50 +03:00
|
|
|
if ((op_flags & XTENSA_OP_PRIVILEGED) &&
|
|
|
|
!gen_check_privilege(dc)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2018-08-28 08:18:48 +03:00
|
|
|
if (op_flags & XTENSA_OP_SYSCALL) {
|
|
|
|
gen_exception_cause(dc, SYSCALL_CAUSE);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2018-08-29 00:52:27 +03:00
|
|
|
if ((op_flags & XTENSA_OP_DEBUG_BREAK) && dc->debug) {
|
|
|
|
gen_debug_exception(dc, debug_cause);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
if (windowed_register && !gen_window_check(dc, windowed_register)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2018-08-31 03:55:33 +03:00
|
|
|
if (op_flags & XTENSA_OP_UNDERFLOW) {
|
|
|
|
TCGv_i32 tmp = tcg_const_i32(dc->pc);
|
|
|
|
|
|
|
|
gen_helper_test_underflow_retw(cpu_env, tmp);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
}
|
|
|
|
|
2018-08-31 04:21:22 +03:00
|
|
|
if (op_flags & XTENSA_OP_ALLOCA) {
|
|
|
|
TCGv_i32 tmp = tcg_const_i32(dc->pc);
|
|
|
|
|
|
|
|
gen_helper_movsp(cpu_env, tmp);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
}
|
|
|
|
|
2018-08-31 23:57:08 +03:00
|
|
|
if (coprocessor && !gen_check_cpenable(dc, coprocessor)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2018-09-01 07:26:54 +03:00
|
|
|
if (op_flags & XTENSA_OP_DIVIDE_BY_ZERO) {
|
|
|
|
for (slot = 0; slot < slots; ++slot) {
|
|
|
|
if (slot_prop[slot].ops->op_flags & XTENSA_OP_DIVIDE_BY_ZERO) {
|
|
|
|
gen_zero_check(dc, slot_prop[slot].arg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-01-31 01:48:22 +03:00
|
|
|
dc->op_flags = op_flags;
|
|
|
|
|
2018-08-28 07:43:43 +03:00
|
|
|
for (slot = 0; slot < slots; ++slot) {
|
2019-01-30 06:21:10 +03:00
|
|
|
struct slot_prop *pslot = ordered[slot];
|
|
|
|
XtensaOpcodeOps *ops = pslot->ops;
|
2018-08-28 07:43:43 +03:00
|
|
|
|
2019-01-30 06:21:10 +03:00
|
|
|
dc->raw_arg = pslot->raw_arg;
|
|
|
|
ops->translate(dc, pslot->arg, ops->par);
|
2018-08-28 07:43:43 +03:00
|
|
|
}
|
2018-09-01 10:47:55 +03:00
|
|
|
|
|
|
|
if (dc->base.is_jmp == DISAS_NEXT) {
|
2019-01-31 01:48:22 +03:00
|
|
|
gen_postprocess(dc, 0);
|
|
|
|
dc->op_flags = 0;
|
2018-09-01 10:47:55 +03:00
|
|
|
if (op_flags & XTENSA_OP_EXIT_TB_M1) {
|
|
|
|
/* Change in mmu index, memory mapping or tb->flags; exit tb */
|
|
|
|
gen_jumpi_check_loop_end(dc, -1);
|
2018-09-01 10:47:55 +03:00
|
|
|
} else if (op_flags & XTENSA_OP_EXIT_TB_0) {
|
|
|
|
gen_jumpi_check_loop_end(dc, 0);
|
2019-01-31 01:48:22 +03:00
|
|
|
} else {
|
|
|
|
gen_check_loop_end(dc, 0);
|
2018-09-01 10:47:55 +03:00
|
|
|
}
|
|
|
|
}
|
2018-05-12 20:57:22 +03:00
|
|
|
dc->pc = dc->base.pc_next;
|
2011-09-06 03:55:27 +04:00
|
|
|
}
|
|
|
|
|
2014-12-14 07:50:55 +03:00
|
|
|
static inline unsigned xtensa_insn_len(CPUXtensaState *env, DisasContext *dc)
|
|
|
|
{
|
|
|
|
uint8_t b0 = cpu_ldub_code(env, dc->pc);
|
2017-11-04 05:44:46 +03:00
|
|
|
return xtensa_op0_insn_len(dc, b0);
|
2014-12-14 07:50:55 +03:00
|
|
|
}
|
|
|
|
|
2012-03-14 04:38:23 +04:00
|
|
|
static void gen_ibreak_check(CPUXtensaState *env, DisasContext *dc)
|
2012-01-13 09:21:32 +04:00
|
|
|
{
|
|
|
|
unsigned i;
|
|
|
|
|
|
|
|
for (i = 0; i < dc->config->nibreak; ++i) {
|
|
|
|
if ((env->sregs[IBREAKENABLE] & (1 << i)) &&
|
|
|
|
env->sregs[IBREAKA + i] == dc->pc) {
|
|
|
|
gen_debug_exception(dc, DEBUGCAUSE_IB);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-05-12 20:57:24 +03:00
|
|
|
static void xtensa_tr_init_disas_context(DisasContextBase *dcbase,
|
|
|
|
CPUState *cpu)
|
2011-09-06 03:55:27 +04:00
|
|
|
{
|
2018-05-12 20:57:24 +03:00
|
|
|
DisasContext *dc = container_of(dcbase, DisasContext, base);
|
|
|
|
CPUXtensaState *env = cpu->env_ptr;
|
|
|
|
uint32_t tb_flags = dc->base.tb->flags;
|
2011-09-06 03:55:27 +04:00
|
|
|
|
2018-05-12 20:57:23 +03:00
|
|
|
dc->config = env->config;
|
2018-05-12 20:57:24 +03:00
|
|
|
dc->pc = dc->base.pc_first;
|
|
|
|
dc->ring = tb_flags & XTENSA_TBFLAG_RING_MASK;
|
|
|
|
dc->cring = (tb_flags & XTENSA_TBFLAG_EXCM) ? 0 : dc->ring;
|
2018-10-04 01:59:11 +03:00
|
|
|
dc->lbeg_off = (dc->base.tb->cs_base & XTENSA_CSBASE_LBEG_OFF_MASK) >>
|
|
|
|
XTENSA_CSBASE_LBEG_OFF_SHIFT;
|
|
|
|
dc->lend = (dc->base.tb->cs_base & XTENSA_CSBASE_LEND_MASK) +
|
|
|
|
(dc->base.pc_first & TARGET_PAGE_MASK);
|
2018-05-12 20:57:24 +03:00
|
|
|
dc->debug = tb_flags & XTENSA_TBFLAG_DEBUG;
|
|
|
|
dc->icount = tb_flags & XTENSA_TBFLAG_ICOUNT;
|
|
|
|
dc->cpenable = (tb_flags & XTENSA_TBFLAG_CPENABLE_MASK) >>
|
2012-09-19 04:23:59 +04:00
|
|
|
XTENSA_TBFLAG_CPENABLE_SHIFT;
|
2018-05-12 20:57:24 +03:00
|
|
|
dc->window = ((tb_flags & XTENSA_TBFLAG_WINDOW_MASK) >>
|
2014-10-30 18:07:47 +03:00
|
|
|
XTENSA_TBFLAG_WINDOW_SHIFT);
|
2018-08-28 07:43:43 +03:00
|
|
|
dc->cwoe = tb_flags & XTENSA_TBFLAG_CWOE;
|
2018-08-29 20:37:29 +03:00
|
|
|
dc->callinc = ((tb_flags & XTENSA_TBFLAG_CALLINC_MASK) >>
|
|
|
|
XTENSA_TBFLAG_CALLINC_SHIFT);
|
2011-09-06 03:55:27 +04:00
|
|
|
|
2018-05-12 20:57:23 +03:00
|
|
|
if (dc->config->isa) {
|
|
|
|
dc->insnbuf = xtensa_insnbuf_alloc(dc->config->isa);
|
|
|
|
dc->slotbuf = xtensa_insnbuf_alloc(dc->config->isa);
|
2017-11-04 05:44:46 +03:00
|
|
|
}
|
2018-05-12 20:57:23 +03:00
|
|
|
init_sar_tracker(dc);
|
2018-05-12 20:57:24 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void xtensa_tr_tb_start(DisasContextBase *dcbase, CPUState *cpu)
|
|
|
|
{
|
|
|
|
DisasContext *dc = container_of(dcbase, DisasContext, base);
|
|
|
|
|
2018-05-12 20:57:23 +03:00
|
|
|
if (dc->icount) {
|
|
|
|
dc->next_icount = tcg_temp_local_new_i32();
|
2012-01-15 05:40:50 +04:00
|
|
|
}
|
2018-05-12 20:57:24 +03:00
|
|
|
}
|
2011-09-06 03:55:35 +04:00
|
|
|
|
2018-05-12 20:57:24 +03:00
|
|
|
static void xtensa_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu)
|
|
|
|
{
|
|
|
|
tcg_gen_insn_start(dcbase->pc_next);
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool xtensa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cpu,
|
|
|
|
const CPUBreakpoint *bp)
|
|
|
|
{
|
|
|
|
DisasContext *dc = container_of(dcbase, DisasContext, base);
|
|
|
|
|
|
|
|
tcg_gen_movi_i32(cpu_pc, dc->base.pc_next);
|
|
|
|
gen_exception(dc, EXCP_DEBUG);
|
|
|
|
dc->base.is_jmp = DISAS_NORETURN;
|
|
|
|
/* The address covered by the breakpoint must be included in
|
|
|
|
[tb->pc, tb->pc + tb->size) in order to for it to be
|
|
|
|
properly cleared -- thus we increment the PC here so that
|
|
|
|
the logic setting tb->size below does the right thing. */
|
|
|
|
dc->base.pc_next += 2;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xtensa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu)
|
|
|
|
{
|
|
|
|
DisasContext *dc = container_of(dcbase, DisasContext, base);
|
|
|
|
CPUXtensaState *env = cpu->env_ptr;
|
|
|
|
target_ulong page_start;
|
2011-09-06 03:55:27 +04:00
|
|
|
|
2018-05-12 20:57:24 +03:00
|
|
|
/* These two conditions only apply to the first insn in the TB,
|
|
|
|
but this is the first TranslateOps hook that allows exiting. */
|
|
|
|
if ((tb_cflags(dc->base.tb) & CF_USE_ICOUNT)
|
|
|
|
&& (dc->base.tb->flags & XTENSA_TBFLAG_YIELD)) {
|
2018-05-12 20:57:23 +03:00
|
|
|
gen_exception(dc, EXCP_YIELD);
|
|
|
|
dc->base.is_jmp = DISAS_NORETURN;
|
2018-05-12 20:57:24 +03:00
|
|
|
return;
|
2013-07-22 08:02:43 +04:00
|
|
|
}
|
2018-05-12 20:57:24 +03:00
|
|
|
if (dc->base.tb->flags & XTENSA_TBFLAG_EXCEPTION) {
|
2018-05-12 20:57:23 +03:00
|
|
|
gen_exception(dc, EXCP_DEBUG);
|
|
|
|
dc->base.is_jmp = DISAS_NORETURN;
|
2018-05-12 20:57:24 +03:00
|
|
|
return;
|
2011-09-06 03:55:41 +04:00
|
|
|
}
|
|
|
|
|
2018-05-12 20:57:24 +03:00
|
|
|
if (dc->icount) {
|
|
|
|
TCGLabel *label = gen_new_label();
|
2011-09-06 03:55:27 +04:00
|
|
|
|
2018-05-12 20:57:24 +03:00
|
|
|
tcg_gen_addi_i32(dc->next_icount, cpu_SR[ICOUNT], 1);
|
|
|
|
tcg_gen_brcondi_i32(TCG_COND_NE, dc->next_icount, 0, label);
|
|
|
|
tcg_gen_mov_i32(dc->next_icount, cpu_SR[ICOUNT]);
|
|
|
|
if (dc->debug) {
|
|
|
|
gen_debug_exception(dc, DEBUGCAUSE_IC);
|
2015-09-18 01:58:10 +03:00
|
|
|
}
|
2018-05-12 20:57:24 +03:00
|
|
|
gen_set_label(label);
|
|
|
|
}
|
2015-09-18 01:58:10 +03:00
|
|
|
|
2018-05-12 20:57:24 +03:00
|
|
|
if (dc->debug) {
|
|
|
|
gen_ibreak_check(env, dc);
|
|
|
|
}
|
2011-09-06 03:55:48 +04:00
|
|
|
|
2018-05-12 20:57:24 +03:00
|
|
|
disas_xtensa_insn(env, dc);
|
2012-01-15 05:40:50 +04:00
|
|
|
|
2018-05-12 20:57:24 +03:00
|
|
|
if (dc->icount) {
|
|
|
|
tcg_gen_mov_i32(cpu_SR[ICOUNT], dc->next_icount);
|
|
|
|
}
|
2012-01-15 05:40:50 +04:00
|
|
|
|
2018-05-12 20:57:24 +03:00
|
|
|
/* End the TB if the next insn will cross into the next page. */
|
|
|
|
page_start = dc->base.pc_first & TARGET_PAGE_MASK;
|
|
|
|
if (dc->base.is_jmp == DISAS_NEXT &&
|
|
|
|
(dc->pc - page_start >= TARGET_PAGE_SIZE ||
|
|
|
|
dc->pc - page_start + xtensa_insn_len(env, dc) > TARGET_PAGE_SIZE)) {
|
|
|
|
dc->base.is_jmp = DISAS_TOO_MANY;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xtensa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu)
|
|
|
|
{
|
|
|
|
DisasContext *dc = container_of(dcbase, DisasContext, base);
|
2012-01-13 09:21:32 +04:00
|
|
|
|
2018-05-12 20:57:23 +03:00
|
|
|
reset_sar_tracker(dc);
|
|
|
|
if (dc->config->isa) {
|
|
|
|
xtensa_insnbuf_free(dc->config->isa, dc->insnbuf);
|
|
|
|
xtensa_insnbuf_free(dc->config->isa, dc->slotbuf);
|
2017-11-04 05:44:46 +03:00
|
|
|
}
|
2018-05-12 20:57:24 +03:00
|
|
|
if (dc->icount) {
|
|
|
|
tcg_temp_free(dc->next_icount);
|
2011-09-06 03:55:48 +04:00
|
|
|
}
|
|
|
|
|
2018-05-12 20:57:24 +03:00
|
|
|
switch (dc->base.is_jmp) {
|
|
|
|
case DISAS_NORETURN:
|
|
|
|
break;
|
|
|
|
case DISAS_TOO_MANY:
|
|
|
|
if (dc->base.singlestep_enabled) {
|
|
|
|
tcg_gen_movi_i32(cpu_pc, dc->pc);
|
|
|
|
gen_exception(dc, EXCP_DEBUG);
|
|
|
|
} else {
|
|
|
|
gen_jumpi(dc, dc->pc, 0);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
2013-08-17 12:30:57 +04:00
|
|
|
}
|
2018-05-12 20:57:24 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void xtensa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cpu)
|
|
|
|
{
|
|
|
|
qemu_log("IN: %s\n", lookup_symbol(dcbase->pc_first));
|
|
|
|
log_target_disas(cpu, dcbase->pc_first, dcbase->tb->size);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TranslatorOps xtensa_translator_ops = {
|
|
|
|
.init_disas_context = xtensa_tr_init_disas_context,
|
|
|
|
.tb_start = xtensa_tr_tb_start,
|
|
|
|
.insn_start = xtensa_tr_insn_start,
|
|
|
|
.breakpoint_check = xtensa_tr_breakpoint_check,
|
|
|
|
.translate_insn = xtensa_tr_translate_insn,
|
|
|
|
.tb_stop = xtensa_tr_tb_stop,
|
|
|
|
.disas_log = xtensa_tr_disas_log,
|
|
|
|
};
|
|
|
|
|
|
|
|
void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb)
|
|
|
|
{
|
|
|
|
DisasContext dc = {};
|
|
|
|
translator_loop(&xtensa_translator_ops, &dc.base, cpu, tb);
|
2011-09-06 03:55:25 +04:00
|
|
|
}
|
|
|
|
|
2013-05-27 03:33:50 +04:00
|
|
|
void xtensa_cpu_dump_state(CPUState *cs, FILE *f,
|
|
|
|
fprintf_function cpu_fprintf, int flags)
|
2011-09-06 03:55:25 +04:00
|
|
|
{
|
2013-05-27 03:33:50 +04:00
|
|
|
XtensaCPU *cpu = XTENSA_CPU(cs);
|
|
|
|
CPUXtensaState *env = &cpu->env;
|
2011-09-06 03:55:33 +04:00
|
|
|
int i, j;
|
|
|
|
|
|
|
|
cpu_fprintf(f, "PC=%08x\n\n", env->pc);
|
|
|
|
|
|
|
|
for (i = j = 0; i < 256; ++i) {
|
2012-12-05 07:15:22 +04:00
|
|
|
if (xtensa_option_bits_enabled(env->config, sregnames[i].opt_bits)) {
|
|
|
|
cpu_fprintf(f, "%12s=%08x%c", sregnames[i].name, env->sregs[i],
|
2011-09-06 03:55:33 +04:00
|
|
|
(j++ % 4) == 3 ? '\n' : ' ');
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
cpu_fprintf(f, (j % 4) == 0 ? "\n" : "\n\n");
|
|
|
|
|
|
|
|
for (i = j = 0; i < 256; ++i) {
|
2012-12-05 07:15:22 +04:00
|
|
|
if (xtensa_option_bits_enabled(env->config, uregnames[i].opt_bits)) {
|
|
|
|
cpu_fprintf(f, "%s=%08x%c", uregnames[i].name, env->uregs[i],
|
2011-09-06 03:55:33 +04:00
|
|
|
(j++ % 4) == 3 ? '\n' : ' ');
|
|
|
|
}
|
|
|
|
}
|
2011-09-06 03:55:25 +04:00
|
|
|
|
2011-09-06 03:55:33 +04:00
|
|
|
cpu_fprintf(f, (j % 4) == 0 ? "\n" : "\n\n");
|
2011-09-06 03:55:25 +04:00
|
|
|
|
|
|
|
for (i = 0; i < 16; ++i) {
|
2012-12-05 07:15:22 +04:00
|
|
|
cpu_fprintf(f, " A%02d=%08x%c", i, env->regs[i],
|
2011-09-06 03:55:25 +04:00
|
|
|
(i % 4) == 3 ? '\n' : ' ');
|
|
|
|
}
|
2011-09-06 03:55:43 +04:00
|
|
|
|
2018-02-28 22:48:04 +03:00
|
|
|
xtensa_sync_phys_from_window(env);
|
2011-09-06 03:55:43 +04:00
|
|
|
cpu_fprintf(f, "\n");
|
|
|
|
|
|
|
|
for (i = 0; i < env->config->nareg; ++i) {
|
2018-02-05 00:22:46 +03:00
|
|
|
cpu_fprintf(f, "AR%02d=%08x ", i, env->phys_regs[i]);
|
|
|
|
if (i % 4 == 3) {
|
|
|
|
bool ws = (env->sregs[WINDOW_START] & (1 << (i / 4))) != 0;
|
|
|
|
bool cw = env->sregs[WINDOW_BASE] == i / 4;
|
|
|
|
|
|
|
|
cpu_fprintf(f, "%c%c\n", ws ? '<' : ' ', cw ? '=' : ' ');
|
|
|
|
}
|
2011-09-06 03:55:43 +04:00
|
|
|
}
|
2012-09-19 04:23:54 +04:00
|
|
|
|
2018-05-11 06:46:23 +03:00
|
|
|
if ((flags & CPU_DUMP_FPU) &&
|
|
|
|
xtensa_option_enabled(env->config, XTENSA_OPTION_FP_COPROCESSOR)) {
|
2012-09-19 04:23:54 +04:00
|
|
|
cpu_fprintf(f, "\n");
|
|
|
|
|
|
|
|
for (i = 0; i < 16; ++i) {
|
|
|
|
cpu_fprintf(f, "F%02d=%08x (%+10.8e)%c", i,
|
2015-06-29 10:50:03 +03:00
|
|
|
float32_val(env->fregs[i].f32[FP_F32_LOW]),
|
|
|
|
*(float *)(env->fregs[i].f32 + FP_F32_LOW),
|
|
|
|
(i % 2) == 1 ? '\n' : ' ');
|
2012-09-19 04:23:54 +04:00
|
|
|
}
|
|
|
|
}
|
2011-09-06 03:55:25 +04:00
|
|
|
}
|
|
|
|
|
2015-09-02 01:51:12 +03:00
|
|
|
void restore_state_to_opc(CPUXtensaState *env, TranslationBlock *tb,
|
|
|
|
target_ulong *data)
|
2011-09-06 03:55:25 +04:00
|
|
|
{
|
2015-09-02 01:51:12 +03:00
|
|
|
env->pc = data[0];
|
2011-09-06 03:55:25 +04:00
|
|
|
}
|
2017-11-04 04:29:27 +03:00
|
|
|
|
|
|
|
static void translate_abs(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 zero = tcg_const_i32(0);
|
|
|
|
TCGv_i32 neg = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_neg_i32(neg, cpu_R[arg[1]]);
|
|
|
|
tcg_gen_movcond_i32(TCG_COND_GE, cpu_R[arg[0]],
|
|
|
|
cpu_R[arg[1]], zero, cpu_R[arg[1]], neg);
|
|
|
|
tcg_temp_free(neg);
|
|
|
|
tcg_temp_free(zero);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_add(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_add_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_addi(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_addi_i32(cpu_R[arg[0]], cpu_R[arg[1]], arg[2]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_addx(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_shli_i32(tmp, cpu_R[arg[1]], par[0]);
|
|
|
|
tcg_gen_add_i32(cpu_R[arg[0]], tmp, cpu_R[arg[2]]);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_all(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
uint32_t shift = par[1];
|
|
|
|
TCGv_i32 mask = tcg_const_i32(((1 << shift) - 1) << arg[1]);
|
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
|
|
|
|
tcg_gen_and_i32(tmp, cpu_SR[BR], mask);
|
|
|
|
if (par[0]) {
|
|
|
|
tcg_gen_addi_i32(tmp, tmp, 1 << arg[1]);
|
|
|
|
} else {
|
|
|
|
tcg_gen_add_i32(tmp, tmp, mask);
|
|
|
|
}
|
|
|
|
tcg_gen_shri_i32(tmp, tmp, arg[1] + shift);
|
|
|
|
tcg_gen_deposit_i32(cpu_SR[BR], cpu_SR[BR],
|
|
|
|
tmp, arg[0], 1);
|
|
|
|
tcg_temp_free(mask);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_and(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_and_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ball(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_and_i32(tmp, cpu_R[arg[0]], cpu_R[arg[1]]);
|
|
|
|
gen_brcond(dc, par[0], tmp, cpu_R[arg[1]], arg[2]);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_bany(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_and_i32(tmp, cpu_R[arg[0]], cpu_R[arg[1]]);
|
|
|
|
gen_brcondi(dc, par[0], tmp, 0, arg[2]);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_b(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_brcond(dc, par[0], cpu_R[arg[0]], cpu_R[arg[1]], arg[2]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_bb(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 bit = tcg_const_i32(0x80000000u);
|
2017-11-04 04:29:27 +03:00
|
|
|
#else
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 bit = tcg_const_i32(0x00000001u);
|
2017-11-04 04:29:27 +03:00
|
|
|
#endif
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_andi_i32(tmp, cpu_R[arg[1]], 0x1f);
|
2017-11-04 04:29:27 +03:00
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_shr_i32(bit, bit, tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
#else
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_shl_i32(bit, bit, tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
#endif
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_and_i32(tmp, cpu_R[arg[0]], bit);
|
|
|
|
gen_brcondi(dc, par[0], tmp, 0, arg[2]);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
tcg_temp_free(bit);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_bbi(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_andi_i32(tmp, cpu_R[arg[0]], 0x80000000u >> arg[1]);
|
2017-11-04 04:29:27 +03:00
|
|
|
#else
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_andi_i32(tmp, cpu_R[arg[0]], 0x00000001u << arg[1]);
|
2017-11-04 04:29:27 +03:00
|
|
|
#endif
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_brcondi(dc, par[0], tmp, 0, arg[2]);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_bi(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_brcondi(dc, par[0], cpu_R[arg[0]], arg[1], arg[2]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_bz(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_brcondi(dc, par[0], cpu_R[arg[0]], 0, arg[1]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
enum {
|
|
|
|
BOOLEAN_AND,
|
|
|
|
BOOLEAN_ANDC,
|
|
|
|
BOOLEAN_OR,
|
|
|
|
BOOLEAN_ORC,
|
|
|
|
BOOLEAN_XOR,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void translate_boolean(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
static void (* const op[])(TCGv_i32, TCGv_i32, TCGv_i32) = {
|
|
|
|
[BOOLEAN_AND] = tcg_gen_and_i32,
|
|
|
|
[BOOLEAN_ANDC] = tcg_gen_andc_i32,
|
|
|
|
[BOOLEAN_OR] = tcg_gen_or_i32,
|
|
|
|
[BOOLEAN_ORC] = tcg_gen_orc_i32,
|
|
|
|
[BOOLEAN_XOR] = tcg_gen_xor_i32,
|
|
|
|
};
|
|
|
|
|
|
|
|
TCGv_i32 tmp1 = tcg_temp_new_i32();
|
|
|
|
TCGv_i32 tmp2 = tcg_temp_new_i32();
|
|
|
|
|
|
|
|
tcg_gen_shri_i32(tmp1, cpu_SR[BR], arg[1]);
|
|
|
|
tcg_gen_shri_i32(tmp2, cpu_SR[BR], arg[2]);
|
|
|
|
op[par[0]](tmp1, tmp1, tmp2);
|
|
|
|
tcg_gen_deposit_i32(cpu_SR[BR], cpu_SR[BR], tmp1, arg[0], 1);
|
|
|
|
tcg_temp_free(tmp1);
|
|
|
|
tcg_temp_free(tmp2);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_bp(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
|
|
|
|
tcg_gen_andi_i32(tmp, cpu_SR[BR], 1 << arg[0]);
|
|
|
|
gen_brcondi(dc, par[0], tmp, 0, arg[1]);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_call0(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-05-12 20:57:22 +03:00
|
|
|
tcg_gen_movi_i32(cpu_R[0], dc->base.pc_next);
|
2017-11-04 04:29:27 +03:00
|
|
|
gen_jumpi(dc, arg[0], 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_callw(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2019-02-11 13:00:06 +03:00
|
|
|
TCGv_i32 tmp = tcg_const_i32(arg[0]);
|
|
|
|
gen_callw_slot(dc, par[0], tmp, adjust_jump_slot(dc, arg[0], 0));
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_callx0(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_mov_i32(tmp, cpu_R[arg[0]]);
|
|
|
|
tcg_gen_movi_i32(cpu_R[0], dc->base.pc_next);
|
|
|
|
gen_jump(dc, tmp);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_callxw(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_mov_i32(tmp, cpu_R[arg[0]]);
|
2019-02-11 13:00:06 +03:00
|
|
|
gen_callw_slot(dc, par[0], tmp, -1);
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_clamps(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp1 = tcg_const_i32(-1u << arg[2]);
|
|
|
|
TCGv_i32 tmp2 = tcg_const_i32((1 << arg[2]) - 1);
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_smax_i32(tmp1, tmp1, cpu_R[arg[1]]);
|
|
|
|
tcg_gen_smin_i32(cpu_R[arg[0]], tmp1, tmp2);
|
|
|
|
tcg_temp_free(tmp1);
|
|
|
|
tcg_temp_free(tmp2);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
2017-02-18 03:21:36 +03:00
|
|
|
static void translate_clrb_expstate(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
/* TODO: GPIO32 may be a part of coprocessor */
|
|
|
|
tcg_gen_andi_i32(cpu_UR[EXPSTATE], cpu_UR[EXPSTATE], ~(1u << arg[0]));
|
|
|
|
}
|
|
|
|
|
2017-11-03 01:05:56 +03:00
|
|
|
static void translate_const16(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 c = tcg_const_i32(arg[1]);
|
2017-11-03 01:05:56 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_deposit_i32(cpu_R[arg[0]], c, cpu_R[arg[0]], 16, 16);
|
|
|
|
tcg_temp_free(c);
|
2017-11-03 01:05:56 +03:00
|
|
|
}
|
|
|
|
|
2017-11-04 04:29:27 +03:00
|
|
|
static void translate_dcache(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 addr = tcg_temp_new_i32();
|
|
|
|
TCGv_i32 res = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_addi_i32(addr, cpu_R[arg[0]], arg[1]);
|
|
|
|
tcg_gen_qemu_ld8u(res, addr, dc->cring);
|
|
|
|
tcg_temp_free(addr);
|
|
|
|
tcg_temp_free(res);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_depbits(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_deposit_i32(cpu_R[arg[1]], cpu_R[arg[1]], cpu_R[arg[0]],
|
|
|
|
arg[2], arg[3]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
2018-08-28 07:43:43 +03:00
|
|
|
static bool test_ill_entry(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
if (arg[0] > 3 || !dc->cwoe) {
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"Illegal entry instruction(pc = %08x)\n", dc->pc);
|
|
|
|
return true;
|
|
|
|
} else {
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
static uint32_t test_overflow_entry(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
return 1 << (dc->callinc * 4);
|
|
|
|
}
|
|
|
|
|
2017-11-04 04:29:27 +03:00
|
|
|
static void translate_entry(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
TCGv_i32 pc = tcg_const_i32(dc->pc);
|
|
|
|
TCGv_i32 s = tcg_const_i32(arg[0]);
|
|
|
|
TCGv_i32 imm = tcg_const_i32(arg[1]);
|
|
|
|
gen_helper_entry(cpu_env, pc, s, imm);
|
|
|
|
tcg_temp_free(imm);
|
|
|
|
tcg_temp_free(s);
|
|
|
|
tcg_temp_free(pc);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_extui(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
int maskimm = (1 << arg[3]) - 1;
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_shri_i32(tmp, cpu_R[arg[1]], arg[2]);
|
|
|
|
tcg_gen_andi_i32(cpu_R[arg[0]], tmp, maskimm);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_icache(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 addr = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_movi_i32(cpu_pc, dc->pc);
|
|
|
|
tcg_gen_addi_i32(addr, cpu_R[arg[0]], arg[1]);
|
|
|
|
gen_helper_itlb_hit_test(cpu_env, addr);
|
|
|
|
tcg_temp_free(addr);
|
2017-01-25 21:54:11 +03:00
|
|
|
#endif
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_itlb(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 dtlb = tcg_const_i32(par[0]);
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_helper_itlb(cpu_env, cpu_R[arg[0]], dtlb);
|
|
|
|
tcg_temp_free(dtlb);
|
2017-01-25 21:54:11 +03:00
|
|
|
#endif
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_j(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
gen_jumpi(dc, arg[0], 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_jx(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_jump(dc, cpu_R[arg[0]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_l32e(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 addr = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_addi_i32(addr, cpu_R[arg[1]], arg[2]);
|
|
|
|
gen_load_store_alignment(dc, 2, addr, false);
|
|
|
|
tcg_gen_qemu_ld_tl(cpu_R[arg[0]], addr, dc->ring, MO_TEUL);
|
|
|
|
tcg_temp_free(addr);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ldst(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 addr = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_addi_i32(addr, cpu_R[arg[1]], arg[2]);
|
|
|
|
if (par[0] & MO_SIZE) {
|
|
|
|
gen_load_store_alignment(dc, par[0] & MO_SIZE, addr, par[1]);
|
|
|
|
}
|
|
|
|
if (par[2]) {
|
|
|
|
if (par[1]) {
|
|
|
|
tcg_gen_mb(TCG_BAR_STRL | TCG_MO_ALL);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_qemu_st_tl(cpu_R[arg[0]], addr, dc->cring, par[0]);
|
|
|
|
} else {
|
|
|
|
tcg_gen_qemu_ld_tl(cpu_R[arg[0]], addr, dc->cring, par[0]);
|
|
|
|
if (par[1]) {
|
|
|
|
tcg_gen_mb(TCG_BAR_LDAQ | TCG_MO_ALL);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_temp_free(addr);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_l32r(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp;
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
if (dc->base.tb->flags & XTENSA_TBFLAG_LITBASE) {
|
|
|
|
tmp = tcg_const_i32(dc->raw_arg[1] - 1);
|
|
|
|
tcg_gen_add_i32(tmp, cpu_SR[LITBASE], tmp);
|
|
|
|
} else {
|
|
|
|
tmp = tcg_const_i32(arg[1]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_qemu_ld32u(cpu_R[arg[0]], tmp, dc->cring);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_loop(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
uint32_t lend = arg[1];
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_subi_i32(cpu_SR[LCOUNT], cpu_R[arg[0]], 1);
|
|
|
|
tcg_gen_movi_i32(cpu_SR[LBEG], dc->base.pc_next);
|
2018-10-04 01:59:11 +03:00
|
|
|
tcg_gen_movi_i32(cpu_SR[LEND], lend);
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
if (par[0] != TCG_COND_NEVER) {
|
|
|
|
TCGLabel *label = gen_new_label();
|
|
|
|
tcg_gen_brcondi_i32(par[0], cpu_R[arg[0]], 0, label);
|
|
|
|
gen_jumpi(dc, lend, 1);
|
|
|
|
gen_set_label(label);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
|
|
|
|
gen_jumpi(dc, dc->base.pc_next, 0);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
enum {
|
|
|
|
MAC16_UMUL,
|
|
|
|
MAC16_MUL,
|
|
|
|
MAC16_MULA,
|
|
|
|
MAC16_MULS,
|
|
|
|
MAC16_NONE,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
|
|
|
MAC16_LL,
|
|
|
|
MAC16_HL,
|
|
|
|
MAC16_LH,
|
|
|
|
MAC16_HH,
|
|
|
|
|
|
|
|
MAC16_HX = 0x1,
|
|
|
|
MAC16_XH = 0x2,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
|
|
|
MAC16_AA,
|
|
|
|
MAC16_AD,
|
|
|
|
MAC16_DA,
|
|
|
|
MAC16_DD,
|
|
|
|
|
|
|
|
MAC16_XD = 0x1,
|
|
|
|
MAC16_DX = 0x2,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void translate_mac16(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
int op = par[0];
|
|
|
|
bool is_m1_sr = par[1] & MAC16_DX;
|
|
|
|
bool is_m2_sr = par[1] & MAC16_XD;
|
|
|
|
unsigned half = par[2];
|
|
|
|
uint32_t ld_offset = par[3];
|
|
|
|
unsigned off = ld_offset ? 2 : 0;
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 vaddr = tcg_temp_new_i32();
|
|
|
|
TCGv_i32 mem32 = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
|
|
|
if (ld_offset) {
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_addi_i32(vaddr, cpu_R[arg[1]], ld_offset);
|
|
|
|
gen_load_store_alignment(dc, 2, vaddr, false);
|
|
|
|
tcg_gen_qemu_ld32u(mem32, vaddr, dc->cring);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
if (op != MAC16_NONE) {
|
|
|
|
TCGv_i32 m1 = gen_mac16_m(is_m1_sr ?
|
|
|
|
cpu_SR[MR + arg[off]] :
|
|
|
|
cpu_R[arg[off]],
|
|
|
|
half & MAC16_HX, op == MAC16_UMUL);
|
|
|
|
TCGv_i32 m2 = gen_mac16_m(is_m2_sr ?
|
|
|
|
cpu_SR[MR + arg[off + 1]] :
|
|
|
|
cpu_R[arg[off + 1]],
|
|
|
|
half & MAC16_XH, op == MAC16_UMUL);
|
|
|
|
|
|
|
|
if (op == MAC16_MUL || op == MAC16_UMUL) {
|
|
|
|
tcg_gen_mul_i32(cpu_SR[ACCLO], m1, m2);
|
|
|
|
if (op == MAC16_UMUL) {
|
|
|
|
tcg_gen_movi_i32(cpu_SR[ACCHI], 0);
|
2017-11-04 04:29:27 +03:00
|
|
|
} else {
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_sari_i32(cpu_SR[ACCHI], cpu_SR[ACCLO], 31);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
} else {
|
|
|
|
TCGv_i32 lo = tcg_temp_new_i32();
|
|
|
|
TCGv_i32 hi = tcg_temp_new_i32();
|
|
|
|
|
|
|
|
tcg_gen_mul_i32(lo, m1, m2);
|
|
|
|
tcg_gen_sari_i32(hi, lo, 31);
|
|
|
|
if (op == MAC16_MULA) {
|
|
|
|
tcg_gen_add2_i32(cpu_SR[ACCLO], cpu_SR[ACCHI],
|
|
|
|
cpu_SR[ACCLO], cpu_SR[ACCHI],
|
|
|
|
lo, hi);
|
|
|
|
} else {
|
|
|
|
tcg_gen_sub2_i32(cpu_SR[ACCLO], cpu_SR[ACCHI],
|
|
|
|
cpu_SR[ACCLO], cpu_SR[ACCHI],
|
|
|
|
lo, hi);
|
|
|
|
}
|
|
|
|
tcg_gen_ext8s_i32(cpu_SR[ACCHI], cpu_SR[ACCHI]);
|
|
|
|
|
|
|
|
tcg_temp_free_i32(lo);
|
|
|
|
tcg_temp_free_i32(hi);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_temp_free(m1);
|
|
|
|
tcg_temp_free(m2);
|
|
|
|
}
|
|
|
|
if (ld_offset) {
|
|
|
|
tcg_gen_mov_i32(cpu_R[arg[1]], vaddr);
|
|
|
|
tcg_gen_mov_i32(cpu_SR[MR + arg[0]], mem32);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_temp_free(vaddr);
|
|
|
|
tcg_temp_free(mem32);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
2017-03-07 04:17:43 +03:00
|
|
|
static void translate_memw(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
|
|
|
|
}
|
|
|
|
|
2018-05-10 20:10:57 +03:00
|
|
|
static void translate_smin(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
2017-11-04 04:29:27 +03:00
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_smin_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
2018-05-10 20:10:57 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_umin(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_umin_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
2018-05-10 20:10:57 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_smax(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_smax_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
2018-05-10 20:10:57 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_umax(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_umax_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_mov(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_mov_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_movcond(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 zero = tcg_const_i32(0);
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_movcond_i32(par[0], cpu_R[arg[0]],
|
|
|
|
cpu_R[arg[2]], zero, cpu_R[arg[1]], cpu_R[arg[0]]);
|
|
|
|
tcg_temp_free(zero);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_movi(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_movi_i32(cpu_R[arg[0]], arg[1]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_movp(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 zero = tcg_const_i32(0);
|
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_andi_i32(tmp, cpu_SR[BR], 1 << arg[2]);
|
|
|
|
tcg_gen_movcond_i32(par[0],
|
|
|
|
cpu_R[arg[0]], tmp, zero,
|
|
|
|
cpu_R[arg[1]], cpu_R[arg[0]]);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
tcg_temp_free(zero);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_movsp(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_mov_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_mul16(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 v1 = tcg_temp_new_i32();
|
|
|
|
TCGv_i32 v2 = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
if (par[0]) {
|
|
|
|
tcg_gen_ext16s_i32(v1, cpu_R[arg[1]]);
|
|
|
|
tcg_gen_ext16s_i32(v2, cpu_R[arg[2]]);
|
|
|
|
} else {
|
|
|
|
tcg_gen_ext16u_i32(v1, cpu_R[arg[1]]);
|
|
|
|
tcg_gen_ext16u_i32(v2, cpu_R[arg[2]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_mul_i32(cpu_R[arg[0]], v1, v2);
|
|
|
|
tcg_temp_free(v2);
|
|
|
|
tcg_temp_free(v1);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_mull(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_mul_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_mulh(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 lo = tcg_temp_new();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
if (par[0]) {
|
|
|
|
tcg_gen_muls2_i32(lo, cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
|
|
|
} else {
|
|
|
|
tcg_gen_mulu2_i32(lo, cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_temp_free(lo);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_neg(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_neg_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_nop(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_nsa(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_clrsb_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_nsau(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_clzi_i32(cpu_R[arg[0]], cpu_R[arg[1]], 32);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_or(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_or_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ptlb(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 dtlb = tcg_const_i32(par[0]);
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_movi_i32(cpu_pc, dc->pc);
|
|
|
|
gen_helper_ptlb(cpu_R[arg[0]], cpu_env, cpu_R[arg[1]], dtlb);
|
|
|
|
tcg_temp_free(dtlb);
|
2017-01-25 21:54:11 +03:00
|
|
|
#endif
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_quos(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGLabel *label1 = gen_new_label();
|
|
|
|
TCGLabel *label2 = gen_new_label();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_brcondi_i32(TCG_COND_NE, cpu_R[arg[1]], 0x80000000,
|
|
|
|
label1);
|
|
|
|
tcg_gen_brcondi_i32(TCG_COND_NE, cpu_R[arg[2]], 0xffffffff,
|
|
|
|
label1);
|
|
|
|
tcg_gen_movi_i32(cpu_R[arg[0]],
|
|
|
|
par[0] ? 0x80000000 : 0);
|
|
|
|
tcg_gen_br(label2);
|
|
|
|
gen_set_label(label1);
|
|
|
|
if (par[0]) {
|
|
|
|
tcg_gen_div_i32(cpu_R[arg[0]],
|
|
|
|
cpu_R[arg[1]], cpu_R[arg[2]]);
|
|
|
|
} else {
|
|
|
|
tcg_gen_rem_i32(cpu_R[arg[0]],
|
|
|
|
cpu_R[arg[1]], cpu_R[arg[2]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_set_label(label2);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_quou(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-09-01 07:26:54 +03:00
|
|
|
tcg_gen_divu_i32(cpu_R[arg[0]],
|
|
|
|
cpu_R[arg[1]], cpu_R[arg[2]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
2017-02-18 03:21:36 +03:00
|
|
|
static void translate_read_impwire(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
/* TODO: GPIO32 may be a part of coprocessor */
|
|
|
|
tcg_gen_movi_i32(cpu_R[arg[0]], 0);
|
2017-02-18 03:21:36 +03:00
|
|
|
}
|
|
|
|
|
2018-09-01 07:26:54 +03:00
|
|
|
static void translate_remu(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
tcg_gen_remu_i32(cpu_R[arg[0]],
|
|
|
|
cpu_R[arg[1]], cpu_R[arg[2]]);
|
|
|
|
}
|
|
|
|
|
2017-11-04 04:29:27 +03:00
|
|
|
static void translate_rer(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_helper_rer(cpu_R[arg[0]], cpu_env, cpu_R[arg[1]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ret(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
gen_jump(dc, cpu_R[0]);
|
|
|
|
}
|
|
|
|
|
2018-08-28 07:43:43 +03:00
|
|
|
static bool test_ill_retw(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
if (!dc->cwoe) {
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"Illegal retw instruction(pc = %08x)\n", dc->pc);
|
|
|
|
return true;
|
|
|
|
} else {
|
|
|
|
TCGv_i32 tmp = tcg_const_i32(dc->pc);
|
|
|
|
|
|
|
|
gen_helper_test_ill_retw(cpu_env, tmp);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-11-04 04:29:27 +03:00
|
|
|
static void translate_retw(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2019-02-11 23:22:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_const_i32(1);
|
|
|
|
tcg_gen_shl_i32(tmp, tmp, cpu_SR[WINDOW_BASE]);
|
|
|
|
tcg_gen_andc_i32(cpu_SR[WINDOW_START],
|
|
|
|
cpu_SR[WINDOW_START], tmp);
|
|
|
|
tcg_gen_movi_i32(tmp, dc->pc);
|
|
|
|
tcg_gen_deposit_i32(tmp, tmp, cpu_R[0], 0, 30);
|
|
|
|
gen_helper_retw(cpu_env, cpu_R[0]);
|
2017-11-04 04:29:27 +03:00
|
|
|
gen_jump(dc, tmp);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_rfde(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-28 08:17:50 +03:00
|
|
|
gen_jump(dc, cpu_SR[dc->config->ndepc ? DEPC : EPC1]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_rfe(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-28 08:17:50 +03:00
|
|
|
tcg_gen_andi_i32(cpu_SR[PS], cpu_SR[PS], ~PS_EXCM);
|
|
|
|
gen_jump(dc, cpu_SR[EPC1]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_rfi(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-28 08:17:50 +03:00
|
|
|
tcg_gen_mov_i32(cpu_SR[PS], cpu_SR[EPS2 + arg[0] - 2]);
|
|
|
|
gen_jump(dc, cpu_SR[EPC1 + arg[0] - 1]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_rfw(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-28 08:17:50 +03:00
|
|
|
TCGv_i32 tmp = tcg_const_i32(1);
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-28 08:17:50 +03:00
|
|
|
tcg_gen_andi_i32(cpu_SR[PS], cpu_SR[PS], ~PS_EXCM);
|
|
|
|
tcg_gen_shl_i32(tmp, tmp, cpu_SR[WINDOW_BASE]);
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-28 08:17:50 +03:00
|
|
|
if (par[0]) {
|
|
|
|
tcg_gen_andc_i32(cpu_SR[WINDOW_START],
|
|
|
|
cpu_SR[WINDOW_START], tmp);
|
|
|
|
} else {
|
|
|
|
tcg_gen_or_i32(cpu_SR[WINDOW_START],
|
|
|
|
cpu_SR[WINDOW_START], tmp);
|
|
|
|
}
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-09-02 12:07:30 +03:00
|
|
|
tcg_temp_free(tmp);
|
2018-08-28 08:17:50 +03:00
|
|
|
gen_helper_restore_owb(cpu_env);
|
|
|
|
gen_jump(dc, cpu_SR[EPC1]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_rotw(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2019-01-31 01:56:29 +03:00
|
|
|
tcg_gen_addi_i32(cpu_windowbase_next, cpu_SR[WINDOW_BASE], arg[0]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_rsil(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_mov_i32(cpu_R[arg[0]], cpu_SR[PS]);
|
|
|
|
tcg_gen_andi_i32(cpu_SR[PS], cpu_SR[PS], ~PS_INTLEVEL);
|
|
|
|
tcg_gen_ori_i32(cpu_SR[PS], cpu_SR[PS], arg[1]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
2018-08-28 07:43:43 +03:00
|
|
|
static bool test_ill_rsr(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
return !check_sr(dc, par[0], SR_R);
|
|
|
|
}
|
|
|
|
|
2017-11-04 04:29:27 +03:00
|
|
|
static void translate_rsr(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-09-01 10:47:55 +03:00
|
|
|
gen_rsr(dc, cpu_R[arg[0]], par[0]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_rtlb(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-28 08:17:50 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2017-11-04 04:29:27 +03:00
|
|
|
static void (* const helper[])(TCGv_i32 r, TCGv_env env, TCGv_i32 a1,
|
|
|
|
TCGv_i32 a2) = {
|
|
|
|
gen_helper_rtlb0,
|
|
|
|
gen_helper_rtlb1,
|
|
|
|
};
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 dtlb = tcg_const_i32(par[0]);
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
helper[par[1]](cpu_R[arg[0]], cpu_env, cpu_R[arg[1]], dtlb);
|
|
|
|
tcg_temp_free(dtlb);
|
2018-08-28 08:17:50 +03:00
|
|
|
#endif
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_rur(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
if (uregnames[par[0]].name) {
|
|
|
|
tcg_gen_mov_i32(cpu_R[arg[0]], cpu_UR[par[0]]);
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP, "RUR %d not implemented\n", par[0]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-02-18 03:21:36 +03:00
|
|
|
static void translate_setb_expstate(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
/* TODO: GPIO32 may be a part of coprocessor */
|
|
|
|
tcg_gen_ori_i32(cpu_UR[EXPSTATE], cpu_UR[EXPSTATE], 1u << arg[0]);
|
|
|
|
}
|
|
|
|
|
2017-03-07 04:17:43 +03:00
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
static void gen_check_atomctl(DisasContext *dc, TCGv_i32 addr)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static void gen_check_atomctl(DisasContext *dc, TCGv_i32 addr)
|
|
|
|
{
|
|
|
|
TCGv_i32 tpc = tcg_const_i32(dc->pc);
|
|
|
|
|
|
|
|
gen_helper_check_atomctl(cpu_env, tpc, addr);
|
|
|
|
tcg_temp_free(tpc);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-11-04 04:29:27 +03:00
|
|
|
static void translate_s32c1i(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_local_new_i32();
|
|
|
|
TCGv_i32 addr = tcg_temp_local_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_mov_i32(tmp, cpu_R[arg[0]]);
|
|
|
|
tcg_gen_addi_i32(addr, cpu_R[arg[1]], arg[2]);
|
|
|
|
gen_load_store_alignment(dc, 2, addr, true);
|
|
|
|
gen_check_atomctl(dc, addr);
|
|
|
|
tcg_gen_atomic_cmpxchg_i32(cpu_R[arg[0]], addr, cpu_SR[SCOMPARE1],
|
|
|
|
tmp, dc->cring, MO_TEUL);
|
|
|
|
tcg_temp_free(addr);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_s32e(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 addr = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_addi_i32(addr, cpu_R[arg[1]], arg[2]);
|
|
|
|
gen_load_store_alignment(dc, 2, addr, false);
|
|
|
|
tcg_gen_qemu_st_tl(cpu_R[arg[0]], addr, dc->ring, MO_TEUL);
|
|
|
|
tcg_temp_free(addr);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
2017-02-18 03:39:30 +03:00
|
|
|
static void translate_salt(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_setcond_i32(par[0],
|
|
|
|
cpu_R[arg[0]],
|
|
|
|
cpu_R[arg[1]], cpu_R[arg[2]]);
|
2017-02-18 03:39:30 +03:00
|
|
|
}
|
|
|
|
|
2017-11-04 04:29:27 +03:00
|
|
|
static void translate_sext(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
int shift = 31 - arg[2];
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
if (shift == 24) {
|
|
|
|
tcg_gen_ext8s_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
|
|
|
|
} else if (shift == 16) {
|
|
|
|
tcg_gen_ext16s_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
|
|
|
|
} else {
|
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_shli_i32(tmp, cpu_R[arg[1]], shift);
|
|
|
|
tcg_gen_sari_i32(cpu_R[arg[0]], tmp, shift);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-08-28 07:43:43 +03:00
|
|
|
static bool test_ill_simcall(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_USER_ONLY
|
|
|
|
bool ill = true;
|
|
|
|
#else
|
|
|
|
bool ill = !semihosting_enabled();
|
|
|
|
#endif
|
|
|
|
if (ill) {
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "SIMCALL but semihosting is disabled\n");
|
|
|
|
}
|
|
|
|
return ill;
|
|
|
|
}
|
|
|
|
|
2017-11-04 04:29:27 +03:00
|
|
|
static void translate_simcall(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2018-08-28 08:17:50 +03:00
|
|
|
gen_helper_simcall(cpu_env);
|
2018-08-28 07:43:43 +03:00
|
|
|
#endif
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Note: 64 bit ops are used here solely because SAR values
|
|
|
|
* have range 0..63
|
|
|
|
*/
|
|
|
|
#define gen_shift_reg(cmd, reg) do { \
|
|
|
|
TCGv_i64 tmp = tcg_temp_new_i64(); \
|
|
|
|
tcg_gen_extu_i32_i64(tmp, reg); \
|
|
|
|
tcg_gen_##cmd##_i64(v, v, tmp); \
|
|
|
|
tcg_gen_extrl_i64_i32(cpu_R[arg[0]], v); \
|
|
|
|
tcg_temp_free_i64(v); \
|
|
|
|
tcg_temp_free_i64(tmp); \
|
|
|
|
} while (0)
|
|
|
|
|
|
|
|
#define gen_shift(cmd) gen_shift_reg(cmd, cpu_SR[SAR])
|
|
|
|
|
|
|
|
static void translate_sll(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
if (dc->sar_m32_5bit) {
|
|
|
|
tcg_gen_shl_i32(cpu_R[arg[0]], cpu_R[arg[1]], dc->sar_m32);
|
|
|
|
} else {
|
|
|
|
TCGv_i64 v = tcg_temp_new_i64();
|
|
|
|
TCGv_i32 s = tcg_const_i32(32);
|
|
|
|
tcg_gen_sub_i32(s, s, cpu_SR[SAR]);
|
|
|
|
tcg_gen_andi_i32(s, s, 0x3f);
|
|
|
|
tcg_gen_extu_i32_i64(v, cpu_R[arg[1]]);
|
|
|
|
gen_shift_reg(shl, s);
|
|
|
|
tcg_temp_free(s);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_slli(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
if (arg[2] == 32) {
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "slli a%d, a%d, 32 is undefined\n",
|
|
|
|
arg[0], arg[1]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_shli_i32(cpu_R[arg[0]], cpu_R[arg[1]], arg[2] & 0x1f);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_sra(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
if (dc->sar_m32_5bit) {
|
|
|
|
tcg_gen_sar_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_SR[SAR]);
|
|
|
|
} else {
|
|
|
|
TCGv_i64 v = tcg_temp_new_i64();
|
|
|
|
tcg_gen_ext_i32_i64(v, cpu_R[arg[1]]);
|
|
|
|
gen_shift(sar);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_srai(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_sari_i32(cpu_R[arg[0]], cpu_R[arg[1]], arg[2]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_src(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i64 v = tcg_temp_new_i64();
|
|
|
|
tcg_gen_concat_i32_i64(v, cpu_R[arg[2]], cpu_R[arg[1]]);
|
|
|
|
gen_shift(shr);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_srl(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
if (dc->sar_m32_5bit) {
|
|
|
|
tcg_gen_shr_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_SR[SAR]);
|
|
|
|
} else {
|
|
|
|
TCGv_i64 v = tcg_temp_new_i64();
|
|
|
|
tcg_gen_extu_i32_i64(v, cpu_R[arg[1]]);
|
|
|
|
gen_shift(shr);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#undef gen_shift
|
|
|
|
#undef gen_shift_reg
|
|
|
|
|
|
|
|
static void translate_srli(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_shri_i32(cpu_R[arg[0]], cpu_R[arg[1]], arg[2]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ssa8b(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_shli_i32(tmp, cpu_R[arg[0]], 3);
|
|
|
|
gen_left_shift_sar(dc, tmp);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ssa8l(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_shli_i32(tmp, cpu_R[arg[0]], 3);
|
|
|
|
gen_right_shift_sar(dc, tmp);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ssai(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
TCGv_i32 tmp = tcg_const_i32(arg[0]);
|
|
|
|
gen_right_shift_sar(dc, tmp);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ssl(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_left_shift_sar(dc, cpu_R[arg[0]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ssr(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_right_shift_sar(dc, cpu_R[arg[0]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_sub(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_sub_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_subx(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_shli_i32(tmp, cpu_R[arg[1]], par[0]);
|
|
|
|
tcg_gen_sub_i32(cpu_R[arg[0]], tmp, cpu_R[arg[2]]);
|
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_waiti(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2018-08-28 08:17:50 +03:00
|
|
|
gen_waiti(dc, arg[0]);
|
2017-01-25 21:54:11 +03:00
|
|
|
#endif
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_wtlb(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2017-01-25 21:54:11 +03:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 dtlb = tcg_const_i32(par[0]);
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_helper_wtlb(cpu_env, cpu_R[arg[0]], cpu_R[arg[1]], dtlb);
|
|
|
|
tcg_temp_free(dtlb);
|
2017-01-25 21:54:11 +03:00
|
|
|
#endif
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_wer(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_helper_wer(cpu_env, cpu_R[arg[0]], cpu_R[arg[1]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
2017-02-18 03:21:36 +03:00
|
|
|
static void translate_wrmsk_expstate(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
/* TODO: GPIO32 may be a part of coprocessor */
|
|
|
|
tcg_gen_and_i32(cpu_UR[EXPSTATE], cpu_R[arg[0]], cpu_R[arg[1]]);
|
2017-02-18 03:21:36 +03:00
|
|
|
}
|
|
|
|
|
2018-08-28 07:43:43 +03:00
|
|
|
static bool test_ill_wsr(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
return !check_sr(dc, par[0], SR_W);
|
|
|
|
}
|
|
|
|
|
2017-11-04 04:29:27 +03:00
|
|
|
static void translate_wsr(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
gen_wsr(dc, par[0], cpu_R[arg[0]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_wur(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
if (uregnames[par[0]].name) {
|
|
|
|
gen_wur(par[0], cpu_R[arg[0]]);
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP, "WUR %d not implemented\n", par[0]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_xor(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_xor_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
2018-08-28 07:43:43 +03:00
|
|
|
static bool test_ill_xsr(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
return !check_sr(dc, par[0], SR_X);
|
|
|
|
}
|
|
|
|
|
2017-11-04 04:29:27 +03:00
|
|
|
static void translate_xsr(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-29 20:37:29 +03:00
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
2017-11-04 04:29:27 +03:00
|
|
|
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_gen_mov_i32(tmp, cpu_R[arg[0]]);
|
2018-09-01 10:47:55 +03:00
|
|
|
gen_rsr(dc, cpu_R[arg[0]], par[0]);
|
|
|
|
gen_wsr(dc, par[0], tmp);
|
2018-08-29 20:37:29 +03:00
|
|
|
tcg_temp_free(tmp);
|
2017-11-04 04:29:27 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const XtensaOpcodeOps core_ops[] = {
|
|
|
|
{
|
|
|
|
.name = "abs",
|
|
|
|
.translate = translate_abs,
|
|
|
|
}, {
|
2019-02-10 10:39:10 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"add", "add.n", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_add,
|
2019-02-10 10:39:10 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2019-02-10 10:39:10 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"addi", "addi.n", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_addi,
|
2019-02-10 10:39:10 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "addmi",
|
|
|
|
.translate = translate_addi,
|
|
|
|
}, {
|
|
|
|
.name = "addx2",
|
|
|
|
.translate = translate_addx,
|
|
|
|
.par = (const uint32_t[]){1},
|
|
|
|
}, {
|
|
|
|
.name = "addx4",
|
|
|
|
.translate = translate_addx,
|
|
|
|
.par = (const uint32_t[]){2},
|
|
|
|
}, {
|
|
|
|
.name = "addx8",
|
|
|
|
.translate = translate_addx,
|
|
|
|
.par = (const uint32_t[]){3},
|
|
|
|
}, {
|
|
|
|
.name = "all4",
|
|
|
|
.translate = translate_all,
|
|
|
|
.par = (const uint32_t[]){true, 4},
|
|
|
|
}, {
|
|
|
|
.name = "all8",
|
|
|
|
.translate = translate_all,
|
|
|
|
.par = (const uint32_t[]){true, 8},
|
|
|
|
}, {
|
|
|
|
.name = "and",
|
|
|
|
.translate = translate_and,
|
|
|
|
}, {
|
|
|
|
.name = "andb",
|
|
|
|
.translate = translate_boolean,
|
|
|
|
.par = (const uint32_t[]){BOOLEAN_AND},
|
|
|
|
}, {
|
|
|
|
.name = "andbc",
|
|
|
|
.translate = translate_boolean,
|
|
|
|
.par = (const uint32_t[]){BOOLEAN_ANDC},
|
|
|
|
}, {
|
|
|
|
.name = "any4",
|
|
|
|
.translate = translate_all,
|
|
|
|
.par = (const uint32_t[]){false, 4},
|
|
|
|
}, {
|
|
|
|
.name = "any8",
|
|
|
|
.translate = translate_all,
|
|
|
|
.par = (const uint32_t[]){false, 8},
|
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"ball", "ball.w15", "ball.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_ball,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bany", "bany.w15", "bany.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bany,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bbc", "bbc.w15", "bbc.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bb,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bbci", "bbci.w15", "bbci.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bbi,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bbs", "bbs.w15", "bbs.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bb,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bbsi", "bbsi.w15", "bbsi.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bbi,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"beq", "beq.w15", "beq.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_b,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"beqi", "beqi.w15", "beqi.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bi,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2019-02-10 10:39:10 +03:00
|
|
|
.name = (const char * const[]) {
|
2018-10-03 04:50:13 +03:00
|
|
|
"beqz", "beqz.n", "beqz.w15", "beqz.w18", NULL,
|
2019-02-10 10:39:10 +03:00
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bz,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
2019-02-10 10:39:10 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "bf",
|
|
|
|
.translate = translate_bp,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bge", "bge.w15", "bge.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_b,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_GE},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bgei", "bgei.w15", "bgei.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bi,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_GE},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bgeu", "bgeu.w15", "bgeu.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_b,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_GEU},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bgeui", "bgeui.w15", "bgeui.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bi,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_GEU},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bgez", "bgez.w15", "bgez.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bz,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_GE},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"blt", "blt.w15", "blt.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_b,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_LT},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"blti", "blti.w15", "blti.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bi,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_LT},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bltu", "bltu.w15", "bltu.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_b,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_LTU},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bltui", "bltui.w15", "bltui.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bi,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_LTU},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bltz", "bltz.w15", "bltz.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bz,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_LT},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bnall", "bnall.w15", "bnall.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_ball,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bne", "bne.w15", "bne.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_b,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bnei", "bnei.w15", "bnei.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bi,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2019-02-10 10:39:10 +03:00
|
|
|
.name = (const char * const[]) {
|
2018-10-03 04:50:13 +03:00
|
|
|
"bnez", "bnez.n", "bnez.w15", "bnez.w18", NULL,
|
2019-02-10 10:39:10 +03:00
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bz,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
2019-02-10 10:39:10 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"bnone", "bnone.w15", "bnone.w18", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_bany,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "break",
|
2018-08-29 00:52:27 +03:00
|
|
|
.translate = translate_nop,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DEBUGCAUSE_BI},
|
2018-08-29 00:52:27 +03:00
|
|
|
.op_flags = XTENSA_OP_DEBUG_BREAK,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "break.n",
|
2018-08-29 00:52:27 +03:00
|
|
|
.translate = translate_nop,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DEBUGCAUSE_BN},
|
2018-08-29 00:52:27 +03:00
|
|
|
.op_flags = XTENSA_OP_DEBUG_BREAK,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "bt",
|
|
|
|
.translate = translate_bp,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
|
|
|
}, {
|
|
|
|
.name = "call0",
|
|
|
|
.translate = translate_call0,
|
|
|
|
}, {
|
|
|
|
.name = "call12",
|
|
|
|
.translate = translate_callw,
|
|
|
|
.par = (const uint32_t[]){3},
|
|
|
|
}, {
|
|
|
|
.name = "call4",
|
|
|
|
.translate = translate_callw,
|
|
|
|
.par = (const uint32_t[]){1},
|
|
|
|
}, {
|
|
|
|
.name = "call8",
|
|
|
|
.translate = translate_callw,
|
|
|
|
.par = (const uint32_t[]){2},
|
|
|
|
}, {
|
|
|
|
.name = "callx0",
|
|
|
|
.translate = translate_callx0,
|
|
|
|
}, {
|
|
|
|
.name = "callx12",
|
|
|
|
.translate = translate_callxw,
|
|
|
|
.par = (const uint32_t[]){3},
|
|
|
|
}, {
|
|
|
|
.name = "callx4",
|
|
|
|
.translate = translate_callxw,
|
|
|
|
.par = (const uint32_t[]){1},
|
|
|
|
}, {
|
|
|
|
.name = "callx8",
|
|
|
|
.translate = translate_callxw,
|
|
|
|
.par = (const uint32_t[]){2},
|
|
|
|
}, {
|
|
|
|
.name = "clamps",
|
|
|
|
.translate = translate_clamps,
|
2017-02-18 03:21:36 +03:00
|
|
|
}, {
|
|
|
|
.name = "clrb_expstate",
|
|
|
|
.translate = translate_clrb_expstate,
|
2017-11-03 01:05:56 +03:00
|
|
|
}, {
|
|
|
|
.name = "const16",
|
|
|
|
.translate = translate_const16,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "depbits",
|
|
|
|
.translate = translate_depbits,
|
|
|
|
}, {
|
|
|
|
.name = "dhi",
|
|
|
|
.translate = translate_dcache,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "dhu",
|
|
|
|
.translate = translate_dcache,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "dhwb",
|
|
|
|
.translate = translate_dcache,
|
|
|
|
}, {
|
|
|
|
.name = "dhwbi",
|
|
|
|
.translate = translate_dcache,
|
|
|
|
}, {
|
|
|
|
.name = "dii",
|
2018-08-29 20:37:29 +03:00
|
|
|
.translate = translate_nop,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "diu",
|
2018-08-29 20:37:29 +03:00
|
|
|
.translate = translate_nop,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "diwb",
|
2018-08-29 20:37:29 +03:00
|
|
|
.translate = translate_nop,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "diwbi",
|
2018-08-29 20:37:29 +03:00
|
|
|
.translate = translate_nop,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "dpfl",
|
|
|
|
.translate = translate_dcache,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "dpfr",
|
2018-08-29 20:37:29 +03:00
|
|
|
.translate = translate_nop,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "dpfro",
|
2018-08-29 20:37:29 +03:00
|
|
|
.translate = translate_nop,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "dpfw",
|
2018-08-29 20:37:29 +03:00
|
|
|
.translate = translate_nop,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "dpfwo",
|
2018-08-29 20:37:29 +03:00
|
|
|
.translate = translate_nop,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "dsync",
|
|
|
|
.translate = translate_nop,
|
|
|
|
}, {
|
|
|
|
.name = "entry",
|
|
|
|
.translate = translate_entry,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_entry,
|
2018-08-29 20:37:29 +03:00
|
|
|
.test_overflow = test_overflow_entry,
|
2019-01-31 01:56:29 +03:00
|
|
|
.op_flags = XTENSA_OP_EXIT_TB_M1 |
|
|
|
|
XTENSA_OP_SYNC_REGISTER_WINDOW,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "esync",
|
|
|
|
.translate = translate_nop,
|
|
|
|
}, {
|
|
|
|
.name = "excw",
|
|
|
|
.translate = translate_nop,
|
|
|
|
}, {
|
|
|
|
.name = "extui",
|
|
|
|
.translate = translate_extui,
|
|
|
|
}, {
|
|
|
|
.name = "extw",
|
2017-03-07 04:17:43 +03:00
|
|
|
.translate = translate_memw,
|
2017-01-29 14:50:25 +03:00
|
|
|
}, {
|
|
|
|
.name = "hwwdtlba",
|
2018-08-28 07:43:43 +03:00
|
|
|
.op_flags = XTENSA_OP_ILL,
|
2017-01-29 14:50:25 +03:00
|
|
|
}, {
|
|
|
|
.name = "hwwitlba",
|
2018-08-28 07:43:43 +03:00
|
|
|
.op_flags = XTENSA_OP_ILL,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "idtlb",
|
|
|
|
.translate = translate_itlb,
|
|
|
|
.par = (const uint32_t[]){true},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "ihi",
|
|
|
|
.translate = translate_icache,
|
|
|
|
}, {
|
|
|
|
.name = "ihu",
|
|
|
|
.translate = translate_icache,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "iii",
|
2018-08-29 20:37:29 +03:00
|
|
|
.translate = translate_nop,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "iitlb",
|
|
|
|
.translate = translate_itlb,
|
|
|
|
.par = (const uint32_t[]){false},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "iiu",
|
2018-08-29 20:37:29 +03:00
|
|
|
.translate = translate_nop,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2019-02-10 10:39:10 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"ill", "ill.n", NULL,
|
|
|
|
},
|
|
|
|
.op_flags = XTENSA_OP_ILL | XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "ipf",
|
2018-08-29 20:37:29 +03:00
|
|
|
.translate = translate_nop,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "ipfl",
|
|
|
|
.translate = translate_icache,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "isync",
|
|
|
|
.translate = translate_nop,
|
|
|
|
}, {
|
|
|
|
.name = "j",
|
|
|
|
.translate = translate_j,
|
|
|
|
}, {
|
|
|
|
.name = "jx",
|
|
|
|
.translate = translate_jx,
|
|
|
|
}, {
|
|
|
|
.name = "l16si",
|
|
|
|
.translate = translate_ldst,
|
|
|
|
.par = (const uint32_t[]){MO_TESW, false, false},
|
|
|
|
}, {
|
|
|
|
.name = "l16ui",
|
|
|
|
.translate = translate_ldst,
|
|
|
|
.par = (const uint32_t[]){MO_TEUW, false, false},
|
|
|
|
}, {
|
|
|
|
.name = "l32ai",
|
|
|
|
.translate = translate_ldst,
|
|
|
|
.par = (const uint32_t[]){MO_TEUL, true, false},
|
|
|
|
}, {
|
|
|
|
.name = "l32e",
|
|
|
|
.translate = translate_l32e,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2019-02-10 10:39:10 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"l32i", "l32i.n", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_ldst,
|
|
|
|
.par = (const uint32_t[]){MO_TEUL, false, false},
|
2019-02-10 10:39:10 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "l32r",
|
|
|
|
.translate = translate_l32r,
|
|
|
|
}, {
|
|
|
|
.name = "l8ui",
|
|
|
|
.translate = translate_ldst,
|
|
|
|
.par = (const uint32_t[]){MO_UB, false, false},
|
|
|
|
}, {
|
|
|
|
.name = "lddec",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_NONE, 0, 0, -4},
|
|
|
|
}, {
|
|
|
|
.name = "ldinc",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_NONE, 0, 0, 4},
|
2017-01-29 14:50:25 +03:00
|
|
|
}, {
|
|
|
|
.name = "ldpte",
|
2018-08-28 07:43:43 +03:00
|
|
|
.op_flags = XTENSA_OP_ILL,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"loop", "loop.w15", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_loop,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NEVER},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"loopgtz", "loopgtz.w15", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_loop,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_GT},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2018-10-03 04:50:13 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"loopnez", "loopnez.w15", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_loop,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
2018-10-03 04:50:13 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "max",
|
2018-05-10 20:10:57 +03:00
|
|
|
.translate = translate_smax,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "maxu",
|
2018-05-10 20:10:57 +03:00
|
|
|
.translate = translate_umax,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "memw",
|
2017-03-07 04:17:43 +03:00
|
|
|
.translate = translate_memw,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "min",
|
2018-05-10 20:10:57 +03:00
|
|
|
.translate = translate_smin,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "minu",
|
2018-05-10 20:10:57 +03:00
|
|
|
.translate = translate_umin,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2019-02-10 10:39:10 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"mov", "mov.n", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_mov,
|
2019-02-10 10:39:10 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "moveqz",
|
|
|
|
.translate = translate_movcond,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
|
|
|
}, {
|
|
|
|
.name = "movf",
|
|
|
|
.translate = translate_movp,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
|
|
|
}, {
|
|
|
|
.name = "movgez",
|
|
|
|
.translate = translate_movcond,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_GE},
|
|
|
|
}, {
|
|
|
|
.name = "movi",
|
|
|
|
.translate = translate_movi,
|
|
|
|
}, {
|
|
|
|
.name = "movi.n",
|
|
|
|
.translate = translate_movi,
|
|
|
|
}, {
|
|
|
|
.name = "movltz",
|
|
|
|
.translate = translate_movcond,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_LT},
|
|
|
|
}, {
|
|
|
|
.name = "movnez",
|
|
|
|
.translate = translate_movcond,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
|
|
|
}, {
|
|
|
|
.name = "movsp",
|
|
|
|
.translate = translate_movsp,
|
2018-08-31 04:21:22 +03:00
|
|
|
.op_flags = XTENSA_OP_ALLOCA,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "movt",
|
|
|
|
.translate = translate_movp,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
|
|
|
}, {
|
|
|
|
.name = "mul.aa.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_AA, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.aa.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_AA, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.aa.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_AA, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.aa.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_AA, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.ad.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_AD, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.ad.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_AD, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.ad.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_AD, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.ad.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_AD, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.da.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_DA, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.da.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_DA, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.da.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_DA, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.da.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_DA, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.dd.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_DD, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.dd.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_DD, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.dd.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_DD, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul.dd.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MUL, MAC16_DD, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mul16s",
|
|
|
|
.translate = translate_mul16,
|
|
|
|
.par = (const uint32_t[]){true},
|
|
|
|
}, {
|
|
|
|
.name = "mul16u",
|
|
|
|
.translate = translate_mul16,
|
|
|
|
.par = (const uint32_t[]){false},
|
|
|
|
}, {
|
|
|
|
.name = "mula.aa.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_AA, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.aa.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_AA, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.aa.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_AA, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.aa.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_AA, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.ad.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_AD, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.ad.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_AD, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.ad.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_AD, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.ad.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_AD, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.hh.lddec",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HH, -4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.hh.ldinc",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HH, 4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.hl.lddec",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HL, -4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.hl.ldinc",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HL, 4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.lh.lddec",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LH, -4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.lh.ldinc",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LH, 4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.ll.lddec",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LL, -4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.da.ll.ldinc",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LL, 4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.hh.lddec",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HH, -4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.hh.ldinc",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HH, 4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.hl.lddec",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HL, -4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.hl.ldinc",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HL, 4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.lh.lddec",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LH, -4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.lh.ldinc",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LH, 4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.ll.lddec",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LL, -4},
|
|
|
|
}, {
|
|
|
|
.name = "mula.dd.ll.ldinc",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LL, 4},
|
|
|
|
}, {
|
|
|
|
.name = "mull",
|
|
|
|
.translate = translate_mull,
|
|
|
|
}, {
|
|
|
|
.name = "muls.aa.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_AA, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.aa.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_AA, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.aa.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_AA, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.aa.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_AA, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.ad.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_AD, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.ad.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_AD, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.ad.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_AD, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.ad.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_AD, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.da.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_DA, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.da.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_DA, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.da.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_DA, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.da.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_DA, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.dd.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_DD, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.dd.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_DD, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.dd.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_DD, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "muls.dd.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_MULS, MAC16_DD, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "mulsh",
|
|
|
|
.translate = translate_mulh,
|
|
|
|
.par = (const uint32_t[]){true},
|
|
|
|
}, {
|
|
|
|
.name = "muluh",
|
|
|
|
.translate = translate_mulh,
|
|
|
|
.par = (const uint32_t[]){false},
|
|
|
|
}, {
|
|
|
|
.name = "neg",
|
|
|
|
.translate = translate_neg,
|
|
|
|
}, {
|
2019-02-10 10:39:10 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"nop", "nop.n", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_nop,
|
2019-02-10 10:39:10 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "nsa",
|
|
|
|
.translate = translate_nsa,
|
|
|
|
}, {
|
|
|
|
.name = "nsau",
|
|
|
|
.translate = translate_nsau,
|
|
|
|
}, {
|
|
|
|
.name = "or",
|
|
|
|
.translate = translate_or,
|
|
|
|
}, {
|
|
|
|
.name = "orb",
|
|
|
|
.translate = translate_boolean,
|
|
|
|
.par = (const uint32_t[]){BOOLEAN_OR},
|
|
|
|
}, {
|
|
|
|
.name = "orbc",
|
|
|
|
.translate = translate_boolean,
|
|
|
|
.par = (const uint32_t[]){BOOLEAN_ORC},
|
|
|
|
}, {
|
|
|
|
.name = "pdtlb",
|
|
|
|
.translate = translate_ptlb,
|
|
|
|
.par = (const uint32_t[]){true},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "pitlb",
|
|
|
|
.translate = translate_ptlb,
|
|
|
|
.par = (const uint32_t[]){false},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "quos",
|
|
|
|
.translate = translate_quos,
|
|
|
|
.par = (const uint32_t[]){true},
|
2018-09-01 07:26:54 +03:00
|
|
|
.op_flags = XTENSA_OP_DIVIDE_BY_ZERO,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "quou",
|
|
|
|
.translate = translate_quou,
|
2018-09-01 07:26:54 +03:00
|
|
|
.op_flags = XTENSA_OP_DIVIDE_BY_ZERO,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rdtlb0",
|
|
|
|
.translate = translate_rtlb,
|
|
|
|
.par = (const uint32_t[]){true, 0},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rdtlb1",
|
|
|
|
.translate = translate_rtlb,
|
|
|
|
.par = (const uint32_t[]){true, 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-02-18 03:21:36 +03:00
|
|
|
}, {
|
|
|
|
.name = "read_impwire",
|
|
|
|
.translate = translate_read_impwire,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rems",
|
|
|
|
.translate = translate_quos,
|
|
|
|
.par = (const uint32_t[]){false},
|
2018-09-01 07:26:54 +03:00
|
|
|
.op_flags = XTENSA_OP_DIVIDE_BY_ZERO,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "remu",
|
2018-09-01 07:26:54 +03:00
|
|
|
.translate = translate_remu,
|
|
|
|
.op_flags = XTENSA_OP_DIVIDE_BY_ZERO,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rer",
|
|
|
|
.translate = translate_rer,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2019-02-10 10:39:10 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"ret", "ret.n", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_ret,
|
2019-02-10 10:39:10 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2019-02-10 10:39:10 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"retw", "retw.n", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_retw,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_retw,
|
2019-02-10 10:39:10 +03:00
|
|
|
.op_flags = XTENSA_OP_UNDERFLOW | XTENSA_OP_NAME_ARRAY,
|
2017-01-29 14:50:25 +03:00
|
|
|
}, {
|
|
|
|
.name = "rfdd",
|
2018-08-28 07:43:43 +03:00
|
|
|
.op_flags = XTENSA_OP_ILL,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rfde",
|
|
|
|
.translate = translate_rfde,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-01-29 14:50:25 +03:00
|
|
|
}, {
|
|
|
|
.name = "rfdo",
|
2018-08-28 07:43:43 +03:00
|
|
|
.op_flags = XTENSA_OP_ILL,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rfe",
|
|
|
|
.translate = translate_rfe,
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rfi",
|
|
|
|
.translate = translate_rfi,
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rfwo",
|
|
|
|
.translate = translate_rfw,
|
|
|
|
.par = (const uint32_t[]){true},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rfwu",
|
|
|
|
.translate = translate_rfw,
|
|
|
|
.par = (const uint32_t[]){false},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "ritlb0",
|
|
|
|
.translate = translate_rtlb,
|
|
|
|
.par = (const uint32_t[]){false, 0},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "ritlb1",
|
|
|
|
.translate = translate_rtlb,
|
|
|
|
.par = (const uint32_t[]){false, 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rotw",
|
|
|
|
.translate = translate_rotw,
|
2019-01-31 01:56:29 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_M1 |
|
|
|
|
XTENSA_OP_SYNC_REGISTER_WINDOW,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsil",
|
|
|
|
.translate = translate_rsil,
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags =
|
|
|
|
XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_0 |
|
|
|
|
XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.176",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){176},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.208",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){208},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.acchi",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ACCHI},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.acclo",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ACCLO},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.atomctl",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ATOMCTL},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.br",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){BR},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.cacheattr",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CACHEATTR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.ccompare0",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOMPARE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.ccompare1",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOMPARE + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.ccompare2",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOMPARE + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.ccount",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOUNT},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.configid0",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CONFIGID0},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.configid1",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CONFIGID1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.cpenable",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CPENABLE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.dbreaka0",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKA},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.dbreaka1",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKA + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.dbreakc0",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKC},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.dbreakc1",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKC + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-01-29 14:50:25 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.ddr",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-01-29 14:50:25 +03:00
|
|
|
.par = (const uint32_t[]){DDR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.debugcause",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DEBUGCAUSE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.depc",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DEPC},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.dtlbcfg",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DTLBCFG},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.epc1",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.epc2",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.epc3",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.epc4",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.epc5",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 4},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.epc6",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 5},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.epc7",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 6},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.eps2",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.eps3",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.eps4",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.eps5",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.eps6",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 4},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.eps7",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 5},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.exccause",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCCAUSE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.excsave1",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.excsave2",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.excsave3",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.excsave4",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.excsave5",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 4},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.excsave6",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 5},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.excsave7",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 6},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.excvaddr",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCVADDR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.ibreaka0",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){IBREAKA},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.ibreaka1",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){IBREAKA + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.ibreakenable",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){IBREAKENABLE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.icount",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ICOUNT},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.icountlevel",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ICOUNTLEVEL},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.intclear",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTCLEAR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.intenable",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTENABLE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.interrupt",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTSET},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.intset",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTSET},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.itlbcfg",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ITLBCFG},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.lbeg",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LBEG},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.lcount",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LCOUNT},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.lend",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LEND},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.litbase",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LITBASE},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.m0",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.m1",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR + 1},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.m2",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR + 2},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.m3",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR + 3},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.memctl",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MEMCTL},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.misc0",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.misc1",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.misc2",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.misc3",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.prid",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){PRID},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.ps",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){PS},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.ptevaddr",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){PTEVADDR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.rasid",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){RASID},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.sar",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){SAR},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.scompare1",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){SCOMPARE1},
|
|
|
|
}, {
|
|
|
|
.name = "rsr.vecbase",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){VECBASE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.windowbase",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){WINDOW_BASE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsr.windowstart",
|
|
|
|
.translate = translate_rsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_rsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){WINDOW_START},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rsync",
|
|
|
|
.translate = translate_nop,
|
2017-02-18 03:21:36 +03:00
|
|
|
}, {
|
|
|
|
.name = "rur.expstate",
|
|
|
|
.translate = translate_rur,
|
|
|
|
.par = (const uint32_t[]){EXPSTATE},
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rur.fcr",
|
|
|
|
.translate = translate_rur,
|
|
|
|
.par = (const uint32_t[]){FCR},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rur.fsr",
|
|
|
|
.translate = translate_rur,
|
|
|
|
.par = (const uint32_t[]){FSR},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "rur.threadptr",
|
|
|
|
.translate = translate_rur,
|
|
|
|
.par = (const uint32_t[]){THREADPTR},
|
|
|
|
}, {
|
|
|
|
.name = "s16i",
|
|
|
|
.translate = translate_ldst,
|
|
|
|
.par = (const uint32_t[]){MO_TEUW, false, true},
|
|
|
|
}, {
|
|
|
|
.name = "s32c1i",
|
|
|
|
.translate = translate_s32c1i,
|
|
|
|
}, {
|
|
|
|
.name = "s32e",
|
|
|
|
.translate = translate_s32e,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
2019-02-10 10:39:10 +03:00
|
|
|
.name = (const char * const[]) {
|
|
|
|
"s32i", "s32i.n", "s32nb", NULL,
|
|
|
|
},
|
2017-11-04 04:29:27 +03:00
|
|
|
.translate = translate_ldst,
|
|
|
|
.par = (const uint32_t[]){MO_TEUL, false, true},
|
2019-02-10 10:39:10 +03:00
|
|
|
.op_flags = XTENSA_OP_NAME_ARRAY,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "s32ri",
|
|
|
|
.translate = translate_ldst,
|
|
|
|
.par = (const uint32_t[]){MO_TEUL, true, true},
|
|
|
|
}, {
|
|
|
|
.name = "s8i",
|
|
|
|
.translate = translate_ldst,
|
|
|
|
.par = (const uint32_t[]){MO_UB, false, true},
|
2017-02-18 03:39:30 +03:00
|
|
|
}, {
|
|
|
|
.name = "salt",
|
|
|
|
.translate = translate_salt,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_LT},
|
|
|
|
}, {
|
|
|
|
.name = "saltu",
|
|
|
|
.translate = translate_salt,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_LTU},
|
2017-02-18 03:21:36 +03:00
|
|
|
}, {
|
|
|
|
.name = "setb_expstate",
|
|
|
|
.translate = translate_setb_expstate,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "sext",
|
|
|
|
.translate = translate_sext,
|
|
|
|
}, {
|
|
|
|
.name = "simcall",
|
|
|
|
.translate = translate_simcall,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_simcall,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "sll",
|
|
|
|
.translate = translate_sll,
|
|
|
|
}, {
|
|
|
|
.name = "slli",
|
|
|
|
.translate = translate_slli,
|
|
|
|
}, {
|
|
|
|
.name = "sra",
|
|
|
|
.translate = translate_sra,
|
|
|
|
}, {
|
|
|
|
.name = "srai",
|
|
|
|
.translate = translate_srai,
|
|
|
|
}, {
|
|
|
|
.name = "src",
|
|
|
|
.translate = translate_src,
|
|
|
|
}, {
|
|
|
|
.name = "srl",
|
|
|
|
.translate = translate_srl,
|
|
|
|
}, {
|
|
|
|
.name = "srli",
|
|
|
|
.translate = translate_srli,
|
|
|
|
}, {
|
|
|
|
.name = "ssa8b",
|
|
|
|
.translate = translate_ssa8b,
|
|
|
|
}, {
|
|
|
|
.name = "ssa8l",
|
|
|
|
.translate = translate_ssa8l,
|
|
|
|
}, {
|
|
|
|
.name = "ssai",
|
|
|
|
.translate = translate_ssai,
|
|
|
|
}, {
|
|
|
|
.name = "ssl",
|
|
|
|
.translate = translate_ssl,
|
|
|
|
}, {
|
|
|
|
.name = "ssr",
|
|
|
|
.translate = translate_ssr,
|
|
|
|
}, {
|
|
|
|
.name = "sub",
|
|
|
|
.translate = translate_sub,
|
|
|
|
}, {
|
|
|
|
.name = "subx2",
|
|
|
|
.translate = translate_subx,
|
|
|
|
.par = (const uint32_t[]){1},
|
|
|
|
}, {
|
|
|
|
.name = "subx4",
|
|
|
|
.translate = translate_subx,
|
|
|
|
.par = (const uint32_t[]){2},
|
|
|
|
}, {
|
|
|
|
.name = "subx8",
|
|
|
|
.translate = translate_subx,
|
|
|
|
.par = (const uint32_t[]){3},
|
|
|
|
}, {
|
|
|
|
.name = "syscall",
|
2018-08-28 08:18:48 +03:00
|
|
|
.op_flags = XTENSA_OP_SYSCALL,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "umul.aa.hh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_UMUL, MAC16_AA, MAC16_HH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "umul.aa.hl",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_UMUL, MAC16_AA, MAC16_HL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "umul.aa.lh",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_UMUL, MAC16_AA, MAC16_LH, 0},
|
|
|
|
}, {
|
|
|
|
.name = "umul.aa.ll",
|
|
|
|
.translate = translate_mac16,
|
|
|
|
.par = (const uint32_t[]){MAC16_UMUL, MAC16_AA, MAC16_LL, 0},
|
|
|
|
}, {
|
|
|
|
.name = "waiti",
|
|
|
|
.translate = translate_waiti,
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wdtlb",
|
|
|
|
.translate = translate_wtlb,
|
|
|
|
.par = (const uint32_t[]){true},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wer",
|
|
|
|
.translate = translate_wer,
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "witlb",
|
|
|
|
.translate = translate_wtlb,
|
|
|
|
.par = (const uint32_t[]){false},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-02-18 03:21:36 +03:00
|
|
|
}, {
|
|
|
|
.name = "wrmsk_expstate",
|
|
|
|
.translate = translate_wrmsk_expstate,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.176",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){176},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.208",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){208},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.acchi",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ACCHI},
|
|
|
|
}, {
|
|
|
|
.name = "wsr.acclo",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ACCLO},
|
|
|
|
}, {
|
|
|
|
.name = "wsr.atomctl",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ATOMCTL},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.br",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){BR},
|
|
|
|
}, {
|
|
|
|
.name = "wsr.cacheattr",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CACHEATTR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.ccompare0",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOMPARE},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.ccompare1",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOMPARE + 1},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.ccompare2",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOMPARE + 2},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.ccount",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOUNT},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.configid0",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CONFIGID0},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.configid1",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CONFIGID1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.cpenable",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CPENABLE},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.dbreaka0",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKA},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.dbreaka1",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKA + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.dbreakc0",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKC},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.dbreakc1",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKC + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-01-29 14:50:25 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.ddr",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-01-29 14:50:25 +03:00
|
|
|
.par = (const uint32_t[]){DDR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.debugcause",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DEBUGCAUSE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.depc",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DEPC},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.dtlbcfg",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DTLBCFG},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.epc1",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.epc2",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.epc3",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.epc4",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.epc5",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 4},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.epc6",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 5},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.epc7",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 6},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.eps2",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.eps3",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.eps4",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.eps5",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.eps6",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 4},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.eps7",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 5},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.exccause",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCCAUSE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.excsave1",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.excsave2",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.excsave3",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.excsave4",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.excsave5",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 4},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.excsave6",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 5},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.excsave7",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 6},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.excvaddr",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCVADDR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.ibreaka0",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){IBREAKA},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.ibreaka1",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){IBREAKA + 1},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.ibreakenable",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){IBREAKENABLE},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.icount",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ICOUNT},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.icountlevel",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ICOUNTLEVEL},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.intclear",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTCLEAR},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags =
|
|
|
|
XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_0 |
|
|
|
|
XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.intenable",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTENABLE},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags =
|
|
|
|
XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_0 |
|
|
|
|
XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.interrupt",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTSET},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags =
|
|
|
|
XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_0 |
|
|
|
|
XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.intset",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTSET},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags =
|
|
|
|
XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_0 |
|
|
|
|
XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.itlbcfg",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ITLBCFG},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.lbeg",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LBEG},
|
2018-10-04 01:59:11 +03:00
|
|
|
.op_flags = XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.lcount",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LCOUNT},
|
|
|
|
}, {
|
|
|
|
.name = "wsr.lend",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LEND},
|
2018-10-04 01:59:11 +03:00
|
|
|
.op_flags = XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.litbase",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LITBASE},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.m0",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR},
|
|
|
|
}, {
|
|
|
|
.name = "wsr.m1",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR + 1},
|
|
|
|
}, {
|
|
|
|
.name = "wsr.m2",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR + 2},
|
|
|
|
}, {
|
|
|
|
.name = "wsr.m3",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR + 3},
|
|
|
|
}, {
|
|
|
|
.name = "wsr.memctl",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MEMCTL},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.misc0",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.misc1",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.misc2",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.misc3",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-01-29 14:50:25 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.mmid",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-01-29 14:50:25 +03:00
|
|
|
.par = (const uint32_t[]){MMID},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.prid",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){PRID},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.ps",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){PS},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags =
|
|
|
|
XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_M1 |
|
|
|
|
XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.ptevaddr",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){PTEVADDR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.rasid",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){RASID},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.sar",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){SAR},
|
|
|
|
}, {
|
|
|
|
.name = "wsr.scompare1",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){SCOMPARE1},
|
|
|
|
}, {
|
|
|
|
.name = "wsr.vecbase",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){VECBASE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.windowbase",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){WINDOW_BASE},
|
2019-01-31 01:56:29 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_M1 |
|
|
|
|
XTENSA_OP_SYNC_REGISTER_WINDOW,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wsr.windowstart",
|
|
|
|
.translate = translate_wsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_wsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){WINDOW_START},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-02-18 03:21:36 +03:00
|
|
|
}, {
|
|
|
|
.name = "wur.expstate",
|
|
|
|
.translate = translate_wur,
|
|
|
|
.par = (const uint32_t[]){EXPSTATE},
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wur.fcr",
|
|
|
|
.translate = translate_wur,
|
|
|
|
.par = (const uint32_t[]){FCR},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wur.fsr",
|
|
|
|
.translate = translate_wur,
|
|
|
|
.par = (const uint32_t[]){FSR},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "wur.threadptr",
|
|
|
|
.translate = translate_wur,
|
|
|
|
.par = (const uint32_t[]){THREADPTR},
|
|
|
|
}, {
|
|
|
|
.name = "xor",
|
|
|
|
.translate = translate_xor,
|
|
|
|
}, {
|
|
|
|
.name = "xorb",
|
|
|
|
.translate = translate_boolean,
|
|
|
|
.par = (const uint32_t[]){BOOLEAN_XOR},
|
|
|
|
}, {
|
|
|
|
.name = "xsr.176",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){176},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.208",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){208},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.acchi",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ACCHI},
|
|
|
|
}, {
|
|
|
|
.name = "xsr.acclo",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ACCLO},
|
|
|
|
}, {
|
|
|
|
.name = "xsr.atomctl",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ATOMCTL},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.br",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){BR},
|
|
|
|
}, {
|
|
|
|
.name = "xsr.cacheattr",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CACHEATTR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.ccompare0",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOMPARE},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.ccompare1",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOMPARE + 1},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.ccompare2",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOMPARE + 2},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.ccount",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CCOUNT},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.configid0",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CONFIGID0},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.configid1",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CONFIGID1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.cpenable",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){CPENABLE},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.dbreaka0",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKA},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.dbreaka1",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKA + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.dbreakc0",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKC},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.dbreakc1",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DBREAKC + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-01-29 14:50:25 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.ddr",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-01-29 14:50:25 +03:00
|
|
|
.par = (const uint32_t[]){DDR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.debugcause",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DEBUGCAUSE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.depc",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DEPC},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.dtlbcfg",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){DTLBCFG},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.epc1",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.epc2",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.epc3",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.epc4",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.epc5",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 4},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.epc6",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 5},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.epc7",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPC1 + 6},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.eps2",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.eps3",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.eps4",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.eps5",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.eps6",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 4},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.eps7",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EPS2 + 5},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.exccause",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCCAUSE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.excsave1",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.excsave2",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.excsave3",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.excsave4",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.excsave5",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 4},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.excsave6",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 5},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.excsave7",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCSAVE1 + 6},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.excvaddr",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){EXCVADDR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.ibreaka0",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){IBREAKA},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.ibreaka1",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){IBREAKA + 1},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.ibreakenable",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){IBREAKENABLE},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_0,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.icount",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ICOUNT},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.icountlevel",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ICOUNTLEVEL},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.intclear",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTCLEAR},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags =
|
|
|
|
XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_0 |
|
|
|
|
XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.intenable",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTENABLE},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags =
|
|
|
|
XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_0 |
|
|
|
|
XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.interrupt",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTSET},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags =
|
|
|
|
XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_0 |
|
|
|
|
XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.intset",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){INTSET},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags =
|
|
|
|
XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_0 |
|
|
|
|
XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.itlbcfg",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){ITLBCFG},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.lbeg",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LBEG},
|
2018-10-04 01:59:11 +03:00
|
|
|
.op_flags = XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.lcount",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LCOUNT},
|
|
|
|
}, {
|
|
|
|
.name = "xsr.lend",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LEND},
|
2018-10-04 01:59:11 +03:00
|
|
|
.op_flags = XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.litbase",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){LITBASE},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.m0",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR},
|
|
|
|
}, {
|
|
|
|
.name = "xsr.m1",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR + 1},
|
|
|
|
}, {
|
|
|
|
.name = "xsr.m2",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR + 2},
|
|
|
|
}, {
|
|
|
|
.name = "xsr.m3",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MR + 3},
|
|
|
|
}, {
|
|
|
|
.name = "xsr.memctl",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MEMCTL},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.misc0",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.misc1",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC + 1},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.misc2",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC + 2},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.misc3",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){MISC + 3},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.prid",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){PRID},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.ps",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){PS},
|
2018-09-02 12:07:30 +03:00
|
|
|
.op_flags =
|
|
|
|
XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_M1 |
|
|
|
|
XTENSA_OP_CHECK_INTERRUPTS,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.ptevaddr",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){PTEVADDR},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.rasid",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){RASID},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.sar",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){SAR},
|
|
|
|
}, {
|
|
|
|
.name = "xsr.scompare1",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){SCOMPARE1},
|
|
|
|
}, {
|
|
|
|
.name = "xsr.vecbase",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){VECBASE},
|
2018-08-28 08:17:50 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.windowbase",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){WINDOW_BASE},
|
2019-01-31 01:56:29 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED |
|
|
|
|
XTENSA_OP_EXIT_TB_M1 |
|
|
|
|
XTENSA_OP_SYNC_REGISTER_WINDOW,
|
2017-11-04 04:29:27 +03:00
|
|
|
}, {
|
|
|
|
.name = "xsr.windowstart",
|
|
|
|
.translate = translate_xsr,
|
2018-08-28 07:43:43 +03:00
|
|
|
.test_ill = test_ill_xsr,
|
2017-11-04 04:29:27 +03:00
|
|
|
.par = (const uint32_t[]){WINDOW_START},
|
2018-09-01 10:47:55 +03:00
|
|
|
.op_flags = XTENSA_OP_PRIVILEGED | XTENSA_OP_EXIT_TB_M1,
|
2017-11-04 04:29:27 +03:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
const XtensaOpcodeTranslators xtensa_core_opcodes = {
|
|
|
|
.num_opcodes = ARRAY_SIZE(core_ops),
|
|
|
|
.opcode = core_ops,
|
|
|
|
};
|
2017-11-04 05:37:13 +03:00
|
|
|
|
|
|
|
|
|
|
|
static void translate_abs_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
gen_helper_abs_s(cpu_FR[arg[0]], cpu_FR[arg[1]]);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_add_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
gen_helper_add_s(cpu_FR[arg[0]], cpu_env,
|
|
|
|
cpu_FR[arg[1]], cpu_FR[arg[2]]);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
enum {
|
|
|
|
COMPARE_UN,
|
|
|
|
COMPARE_OEQ,
|
|
|
|
COMPARE_UEQ,
|
|
|
|
COMPARE_OLT,
|
|
|
|
COMPARE_ULT,
|
|
|
|
COMPARE_OLE,
|
|
|
|
COMPARE_ULE,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void translate_compare_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
|
|
|
static void (* const helper[])(TCGv_env env, TCGv_i32 bit,
|
|
|
|
TCGv_i32 s, TCGv_i32 t) = {
|
|
|
|
[COMPARE_UN] = gen_helper_un_s,
|
|
|
|
[COMPARE_OEQ] = gen_helper_oeq_s,
|
|
|
|
[COMPARE_UEQ] = gen_helper_ueq_s,
|
|
|
|
[COMPARE_OLT] = gen_helper_olt_s,
|
|
|
|
[COMPARE_ULT] = gen_helper_ult_s,
|
|
|
|
[COMPARE_OLE] = gen_helper_ole_s,
|
|
|
|
[COMPARE_ULE] = gen_helper_ule_s,
|
|
|
|
};
|
2018-08-31 23:57:08 +03:00
|
|
|
TCGv_i32 bit = tcg_const_i32(1 << arg[0]);
|
2017-11-04 05:37:13 +03:00
|
|
|
|
2018-08-31 23:57:08 +03:00
|
|
|
helper[par[0]](cpu_env, bit, cpu_FR[arg[1]], cpu_FR[arg[2]]);
|
|
|
|
tcg_temp_free(bit);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_float_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
TCGv_i32 scale = tcg_const_i32(-arg[2]);
|
2017-11-04 05:37:13 +03:00
|
|
|
|
2018-08-31 23:57:08 +03:00
|
|
|
if (par[0]) {
|
|
|
|
gen_helper_uitof(cpu_FR[arg[0]], cpu_env, cpu_R[arg[1]], scale);
|
|
|
|
} else {
|
|
|
|
gen_helper_itof(cpu_FR[arg[0]], cpu_env, cpu_R[arg[1]], scale);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
2018-08-31 23:57:08 +03:00
|
|
|
tcg_temp_free(scale);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ftoi_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
TCGv_i32 rounding_mode = tcg_const_i32(par[0]);
|
|
|
|
TCGv_i32 scale = tcg_const_i32(arg[2]);
|
2017-11-04 05:37:13 +03:00
|
|
|
|
2018-08-31 23:57:08 +03:00
|
|
|
if (par[1]) {
|
|
|
|
gen_helper_ftoui(cpu_R[arg[0]], cpu_FR[arg[1]],
|
|
|
|
rounding_mode, scale);
|
|
|
|
} else {
|
|
|
|
gen_helper_ftoi(cpu_R[arg[0]], cpu_FR[arg[1]],
|
|
|
|
rounding_mode, scale);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
2018-08-31 23:57:08 +03:00
|
|
|
tcg_temp_free(rounding_mode);
|
|
|
|
tcg_temp_free(scale);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ldsti(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
TCGv_i32 addr = tcg_temp_new_i32();
|
2017-11-04 05:37:13 +03:00
|
|
|
|
2018-08-31 23:57:08 +03:00
|
|
|
tcg_gen_addi_i32(addr, cpu_R[arg[1]], arg[2]);
|
|
|
|
gen_load_store_alignment(dc, 2, addr, false);
|
|
|
|
if (par[0]) {
|
|
|
|
tcg_gen_qemu_st32(cpu_FR[arg[0]], addr, dc->cring);
|
|
|
|
} else {
|
|
|
|
tcg_gen_qemu_ld32u(cpu_FR[arg[0]], addr, dc->cring);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
2018-08-31 23:57:08 +03:00
|
|
|
if (par[1]) {
|
|
|
|
tcg_gen_mov_i32(cpu_R[arg[1]], addr);
|
|
|
|
}
|
|
|
|
tcg_temp_free(addr);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_ldstx(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
TCGv_i32 addr = tcg_temp_new_i32();
|
2017-11-04 05:37:13 +03:00
|
|
|
|
2018-08-31 23:57:08 +03:00
|
|
|
tcg_gen_add_i32(addr, cpu_R[arg[1]], cpu_R[arg[2]]);
|
|
|
|
gen_load_store_alignment(dc, 2, addr, false);
|
|
|
|
if (par[0]) {
|
|
|
|
tcg_gen_qemu_st32(cpu_FR[arg[0]], addr, dc->cring);
|
|
|
|
} else {
|
|
|
|
tcg_gen_qemu_ld32u(cpu_FR[arg[0]], addr, dc->cring);
|
|
|
|
}
|
|
|
|
if (par[1]) {
|
|
|
|
tcg_gen_mov_i32(cpu_R[arg[1]], addr);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
2018-08-31 23:57:08 +03:00
|
|
|
tcg_temp_free(addr);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_madd_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
gen_helper_madd_s(cpu_FR[arg[0]], cpu_env,
|
|
|
|
cpu_FR[arg[0]], cpu_FR[arg[1]], cpu_FR[arg[2]]);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_mov_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
tcg_gen_mov_i32(cpu_FR[arg[0]], cpu_FR[arg[1]]);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_movcond_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
TCGv_i32 zero = tcg_const_i32(0);
|
2017-11-04 05:37:13 +03:00
|
|
|
|
2018-08-31 23:57:08 +03:00
|
|
|
tcg_gen_movcond_i32(par[0], cpu_FR[arg[0]],
|
|
|
|
cpu_R[arg[2]], zero,
|
|
|
|
cpu_FR[arg[1]], cpu_FR[arg[0]]);
|
|
|
|
tcg_temp_free(zero);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_movp_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
TCGv_i32 zero = tcg_const_i32(0);
|
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
2017-11-04 05:37:13 +03:00
|
|
|
|
2018-08-31 23:57:08 +03:00
|
|
|
tcg_gen_andi_i32(tmp, cpu_SR[BR], 1 << arg[2]);
|
|
|
|
tcg_gen_movcond_i32(par[0],
|
|
|
|
cpu_FR[arg[0]], tmp, zero,
|
|
|
|
cpu_FR[arg[1]], cpu_FR[arg[0]]);
|
|
|
|
tcg_temp_free(tmp);
|
|
|
|
tcg_temp_free(zero);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_mul_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
gen_helper_mul_s(cpu_FR[arg[0]], cpu_env,
|
|
|
|
cpu_FR[arg[1]], cpu_FR[arg[2]]);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_msub_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
gen_helper_msub_s(cpu_FR[arg[0]], cpu_env,
|
|
|
|
cpu_FR[arg[0]], cpu_FR[arg[1]], cpu_FR[arg[2]]);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_neg_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
gen_helper_neg_s(cpu_FR[arg[0]], cpu_FR[arg[1]]);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_rfr_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
tcg_gen_mov_i32(cpu_R[arg[0]], cpu_FR[arg[1]]);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_sub_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
gen_helper_sub_s(cpu_FR[arg[0]], cpu_env,
|
|
|
|
cpu_FR[arg[1]], cpu_FR[arg[2]]);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void translate_wfr_s(DisasContext *dc, const uint32_t arg[],
|
|
|
|
const uint32_t par[])
|
|
|
|
{
|
2018-08-31 23:57:08 +03:00
|
|
|
tcg_gen_mov_i32(cpu_FR[arg[0]], cpu_R[arg[1]]);
|
2017-11-04 05:37:13 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static const XtensaOpcodeOps fpu2000_ops[] = {
|
|
|
|
{
|
|
|
|
.name = "abs.s",
|
|
|
|
.translate = translate_abs_s,
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "add.s",
|
|
|
|
.translate = translate_add_s,
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "ceil.s",
|
|
|
|
.translate = translate_ftoi_s,
|
|
|
|
.par = (const uint32_t[]){float_round_up, false},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "float.s",
|
|
|
|
.translate = translate_float_s,
|
|
|
|
.par = (const uint32_t[]){false},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "floor.s",
|
|
|
|
.translate = translate_ftoi_s,
|
|
|
|
.par = (const uint32_t[]){float_round_down, false},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "lsi",
|
|
|
|
.translate = translate_ldsti,
|
|
|
|
.par = (const uint32_t[]){false, false},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "lsiu",
|
|
|
|
.translate = translate_ldsti,
|
|
|
|
.par = (const uint32_t[]){false, true},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "lsx",
|
|
|
|
.translate = translate_ldstx,
|
|
|
|
.par = (const uint32_t[]){false, false},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "lsxu",
|
|
|
|
.translate = translate_ldstx,
|
|
|
|
.par = (const uint32_t[]){false, true},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "madd.s",
|
|
|
|
.translate = translate_madd_s,
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "mov.s",
|
|
|
|
.translate = translate_mov_s,
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "moveqz.s",
|
|
|
|
.translate = translate_movcond_s,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "movf.s",
|
|
|
|
.translate = translate_movp_s,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_EQ},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "movgez.s",
|
|
|
|
.translate = translate_movcond_s,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_GE},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "movltz.s",
|
|
|
|
.translate = translate_movcond_s,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_LT},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "movnez.s",
|
|
|
|
.translate = translate_movcond_s,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "movt.s",
|
|
|
|
.translate = translate_movp_s,
|
|
|
|
.par = (const uint32_t[]){TCG_COND_NE},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "msub.s",
|
|
|
|
.translate = translate_msub_s,
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "mul.s",
|
|
|
|
.translate = translate_mul_s,
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "neg.s",
|
|
|
|
.translate = translate_neg_s,
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "oeq.s",
|
|
|
|
.translate = translate_compare_s,
|
|
|
|
.par = (const uint32_t[]){COMPARE_OEQ},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "ole.s",
|
|
|
|
.translate = translate_compare_s,
|
|
|
|
.par = (const uint32_t[]){COMPARE_OLE},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "olt.s",
|
|
|
|
.translate = translate_compare_s,
|
|
|
|
.par = (const uint32_t[]){COMPARE_OLT},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
2018-08-31 10:40:28 +03:00
|
|
|
.name = "rfr",
|
2017-11-04 05:37:13 +03:00
|
|
|
.translate = translate_rfr_s,
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "round.s",
|
|
|
|
.translate = translate_ftoi_s,
|
|
|
|
.par = (const uint32_t[]){float_round_nearest_even, false},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "ssi",
|
|
|
|
.translate = translate_ldsti,
|
|
|
|
.par = (const uint32_t[]){true, false},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "ssiu",
|
|
|
|
.translate = translate_ldsti,
|
|
|
|
.par = (const uint32_t[]){true, true},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "ssx",
|
|
|
|
.translate = translate_ldstx,
|
|
|
|
.par = (const uint32_t[]){true, false},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "ssxu",
|
|
|
|
.translate = translate_ldstx,
|
|
|
|
.par = (const uint32_t[]){true, true},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "sub.s",
|
|
|
|
.translate = translate_sub_s,
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "trunc.s",
|
|
|
|
.translate = translate_ftoi_s,
|
|
|
|
.par = (const uint32_t[]){float_round_to_zero, false},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "ueq.s",
|
|
|
|
.translate = translate_compare_s,
|
|
|
|
.par = (const uint32_t[]){COMPARE_UEQ},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "ufloat.s",
|
|
|
|
.translate = translate_float_s,
|
|
|
|
.par = (const uint32_t[]){true},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "ule.s",
|
|
|
|
.translate = translate_compare_s,
|
|
|
|
.par = (const uint32_t[]){COMPARE_ULE},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "ult.s",
|
|
|
|
.translate = translate_compare_s,
|
|
|
|
.par = (const uint32_t[]){COMPARE_ULT},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "un.s",
|
|
|
|
.translate = translate_compare_s,
|
|
|
|
.par = (const uint32_t[]){COMPARE_UN},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
|
|
|
.name = "utrunc.s",
|
|
|
|
.translate = translate_ftoi_s,
|
|
|
|
.par = (const uint32_t[]){float_round_to_zero, true},
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
}, {
|
2018-08-31 10:40:28 +03:00
|
|
|
.name = "wfr",
|
2017-11-04 05:37:13 +03:00
|
|
|
.translate = translate_wfr_s,
|
2018-08-31 23:57:08 +03:00
|
|
|
.coprocessor = 0x1,
|
2017-11-04 05:37:13 +03:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
const XtensaOpcodeTranslators xtensa_fpu2000_opcodes = {
|
|
|
|
.num_opcodes = ARRAY_SIZE(fpu2000_ops),
|
|
|
|
.opcode = fpu2000_ops,
|
|
|
|
};
|