2019-01-21 16:16:00 +03:00
|
|
|
/*
|
|
|
|
* RX QEMU GDB simulator
|
|
|
|
*
|
|
|
|
* Copyright (c) 2019 Yoshinori Sato
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2 or later, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
|
|
|
#include "qemu/cutils.h"
|
|
|
|
#include "qemu/error-report.h"
|
2022-07-19 15:20:33 +03:00
|
|
|
#include "qemu/guest-random.h"
|
2019-01-21 16:16:00 +03:00
|
|
|
#include "qapi/error.h"
|
|
|
|
#include "hw/loader.h"
|
|
|
|
#include "hw/rx/rx62n.h"
|
|
|
|
#include "sysemu/qtest.h"
|
|
|
|
#include "sysemu/device_tree.h"
|
2022-10-25 03:43:27 +03:00
|
|
|
#include "sysemu/reset.h"
|
2019-01-21 16:16:00 +03:00
|
|
|
#include "hw/boards.h"
|
2020-09-03 23:43:22 +03:00
|
|
|
#include "qom/object.h"
|
2019-01-21 16:16:00 +03:00
|
|
|
|
|
|
|
/* Same address of GDB integrated simulator */
|
|
|
|
#define SDRAM_BASE EXT_CS_BASE
|
|
|
|
|
2020-09-03 23:43:22 +03:00
|
|
|
struct RxGdbSimMachineClass {
|
2019-01-21 16:16:00 +03:00
|
|
|
/*< private >*/
|
|
|
|
MachineClass parent_class;
|
|
|
|
/*< public >*/
|
|
|
|
const char *mcu_name;
|
|
|
|
uint32_t xtal_freq_hz;
|
2020-09-03 23:43:22 +03:00
|
|
|
};
|
|
|
|
typedef struct RxGdbSimMachineClass RxGdbSimMachineClass;
|
2019-01-21 16:16:00 +03:00
|
|
|
|
2020-09-03 23:43:22 +03:00
|
|
|
struct RxGdbSimMachineState {
|
2019-01-21 16:16:00 +03:00
|
|
|
/*< private >*/
|
|
|
|
MachineState parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
RX62NState mcu;
|
2020-09-03 23:43:22 +03:00
|
|
|
};
|
|
|
|
typedef struct RxGdbSimMachineState RxGdbSimMachineState;
|
2019-01-21 16:16:00 +03:00
|
|
|
|
|
|
|
#define TYPE_RX_GDBSIM_MACHINE MACHINE_TYPE_NAME("rx62n-common")
|
|
|
|
|
2020-09-01 00:07:33 +03:00
|
|
|
DECLARE_OBJ_CHECKERS(RxGdbSimMachineState, RxGdbSimMachineClass,
|
|
|
|
RX_GDBSIM_MACHINE, TYPE_RX_GDBSIM_MACHINE)
|
2019-01-21 16:16:00 +03:00
|
|
|
|
|
|
|
|
|
|
|
static void rx_load_image(RXCPU *cpu, const char *filename,
|
|
|
|
uint32_t start, uint32_t size)
|
|
|
|
{
|
|
|
|
static uint32_t extable[32];
|
|
|
|
long kernel_size;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
kernel_size = load_image_targphys(filename, start, size);
|
|
|
|
if (kernel_size < 0) {
|
|
|
|
fprintf(stderr, "qemu: could not load kernel '%s'\n", filename);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
cpu->env.pc = start;
|
|
|
|
|
|
|
|
/* setup exception trap trampoline */
|
|
|
|
/* linux kernel only works little-endian mode */
|
|
|
|
for (i = 0; i < ARRAY_SIZE(extable); i++) {
|
|
|
|
extable[i] = cpu_to_le32(0x10 + i * 4);
|
|
|
|
}
|
|
|
|
rom_add_blob_fixed("extable", extable, sizeof(extable), VECTOR_TABLE_BASE);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void rx_gdbsim_init(MachineState *machine)
|
|
|
|
{
|
|
|
|
MachineClass *mc = MACHINE_GET_CLASS(machine);
|
|
|
|
RxGdbSimMachineState *s = RX_GDBSIM_MACHINE(machine);
|
|
|
|
RxGdbSimMachineClass *rxc = RX_GDBSIM_MACHINE_GET_CLASS(machine);
|
|
|
|
MemoryRegion *sysmem = get_system_memory();
|
|
|
|
const char *kernel_filename = machine->kernel_filename;
|
|
|
|
const char *dtb_filename = machine->dtb;
|
2022-07-19 15:20:33 +03:00
|
|
|
uint8_t rng_seed[32];
|
2019-01-21 16:16:00 +03:00
|
|
|
|
|
|
|
if (machine->ram_size < mc->default_ram_size) {
|
|
|
|
char *sz = size_to_str(mc->default_ram_size);
|
|
|
|
error_report("Invalid RAM size, should be more than %s", sz);
|
|
|
|
g_free(sz);
|
2021-04-08 01:30:56 +03:00
|
|
|
exit(1);
|
2019-01-21 16:16:00 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Allocate memory space */
|
|
|
|
memory_region_add_subregion(sysmem, SDRAM_BASE, machine->ram);
|
|
|
|
|
|
|
|
/* Initialize MCU */
|
|
|
|
object_initialize_child(OBJECT(machine), "mcu", &s->mcu, rxc->mcu_name);
|
qom: Put name parameter before value / visitor parameter
The object_property_set_FOO() setters take property name and value in
an unusual order:
void object_property_set_FOO(Object *obj, FOO_TYPE value,
const char *name, Error **errp)
Having to pass value before name feels grating. Swap them.
Same for object_property_set(), object_property_get(), and
object_property_parse().
Convert callers with this Coccinelle script:
@@
identifier fun = {
object_property_get, object_property_parse, object_property_set_str,
object_property_set_link, object_property_set_bool,
object_property_set_int, object_property_set_uint, object_property_set,
object_property_set_qobject
};
expression obj, v, name, errp;
@@
- fun(obj, v, name, errp)
+ fun(obj, name, v, errp)
Chokes on hw/arm/musicpal.c's lcd_refresh() with the unhelpful error
message "no position information". Convert that one manually.
Fails to convert hw/arm/armsse.c, because Coccinelle gets confused by
ARMSSE being used both as typedef and function-like macro there.
Convert manually.
Fails to convert hw/rx/rx-gdbsim.c, because Coccinelle gets confused
by RXCPU being used both as typedef and function-like macro there.
Convert manually. The other files using RXCPU that way don't need
conversion.
Signed-off-by: Markus Armbruster <armbru@redhat.com>
Reviewed-by: Eric Blake <eblake@redhat.com>
Reviewed-by: Vladimir Sementsov-Ogievskiy <vsementsov@virtuozzo.com>
Message-Id: <20200707160613.848843-27-armbru@redhat.com>
[Straightforwad conflict with commit 2336172d9b "audio: set default
value for pcspk.iobase property" resolved]
2020-07-07 19:05:54 +03:00
|
|
|
object_property_set_link(OBJECT(&s->mcu), "main-bus", OBJECT(sysmem),
|
|
|
|
&error_abort);
|
|
|
|
object_property_set_uint(OBJECT(&s->mcu), "xtal-frequency-hz",
|
|
|
|
rxc->xtal_freq_hz, &error_abort);
|
|
|
|
object_property_set_bool(OBJECT(&s->mcu), "load-kernel",
|
|
|
|
kernel_filename != NULL, &error_abort);
|
2020-10-22 18:12:46 +03:00
|
|
|
|
|
|
|
if (!kernel_filename) {
|
|
|
|
if (machine->firmware) {
|
|
|
|
rom_add_file_fixed(machine->firmware, RX62N_CFLASH_BASE, 0);
|
|
|
|
} else if (!qtest_enabled()) {
|
|
|
|
error_report("No bios or kernel specified");
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-01-21 16:16:00 +03:00
|
|
|
qdev_realize(DEVICE(&s->mcu), NULL, &error_abort);
|
|
|
|
|
|
|
|
/* Load kernel and dtb */
|
|
|
|
if (kernel_filename) {
|
|
|
|
ram_addr_t kernel_offset;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The kernel image is loaded into
|
|
|
|
* the latter half of the SDRAM space.
|
|
|
|
*/
|
|
|
|
kernel_offset = machine->ram_size / 2;
|
2020-08-25 22:20:48 +03:00
|
|
|
rx_load_image(RX_CPU(first_cpu), kernel_filename,
|
2019-01-21 16:16:00 +03:00
|
|
|
SDRAM_BASE + kernel_offset, kernel_offset);
|
|
|
|
if (dtb_filename) {
|
|
|
|
ram_addr_t dtb_offset;
|
|
|
|
int dtb_size;
|
2020-10-28 18:08:10 +03:00
|
|
|
g_autofree void *dtb = load_device_tree(dtb_filename, &dtb_size);
|
2019-01-21 16:16:00 +03:00
|
|
|
|
|
|
|
if (dtb == NULL) {
|
|
|
|
error_report("Couldn't open dtb file %s", dtb_filename);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
if (machine->kernel_cmdline &&
|
|
|
|
qemu_fdt_setprop_string(dtb, "/chosen", "bootargs",
|
|
|
|
machine->kernel_cmdline) < 0) {
|
|
|
|
error_report("Couldn't set /chosen/bootargs");
|
|
|
|
exit(1);
|
|
|
|
}
|
2022-07-19 15:20:33 +03:00
|
|
|
qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
|
|
|
|
qemu_fdt_setprop(dtb, "/chosen", "rng-seed", rng_seed, sizeof(rng_seed));
|
2019-01-21 16:16:00 +03:00
|
|
|
/* DTB is located at the end of SDRAM space. */
|
2022-02-07 16:27:58 +03:00
|
|
|
dtb_offset = ROUND_DOWN(machine->ram_size - dtb_size, 16);
|
2019-01-21 16:16:00 +03:00
|
|
|
rom_add_blob_fixed("dtb", dtb, dtb_size,
|
|
|
|
SDRAM_BASE + dtb_offset);
|
2022-10-25 03:43:27 +03:00
|
|
|
qemu_register_reset_nosnapshotload(qemu_fdt_randomize_seeds,
|
|
|
|
rom_ptr(SDRAM_BASE + dtb_offset, dtb_size));
|
2019-01-21 16:16:00 +03:00
|
|
|
/* Set dtb address to R1 */
|
2020-08-25 22:20:48 +03:00
|
|
|
RX_CPU(first_cpu)->env.regs[1] = SDRAM_BASE + dtb_offset;
|
2019-01-21 16:16:00 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void rx_gdbsim_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
MachineClass *mc = MACHINE_CLASS(oc);
|
|
|
|
|
|
|
|
mc->init = rx_gdbsim_init;
|
|
|
|
mc->default_cpu_type = TYPE_RX62N_CPU;
|
|
|
|
mc->default_ram_size = 16 * MiB;
|
|
|
|
mc->default_ram_id = "ext-sdram";
|
|
|
|
}
|
|
|
|
|
|
|
|
static void rx62n7_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
RxGdbSimMachineClass *rxc = RX_GDBSIM_MACHINE_CLASS(oc);
|
|
|
|
MachineClass *mc = MACHINE_CLASS(oc);
|
|
|
|
|
|
|
|
rxc->mcu_name = TYPE_R5F562N7_MCU;
|
|
|
|
rxc->xtal_freq_hz = 12 * 1000 * 1000;
|
|
|
|
mc->desc = "gdb simulator (R5F562N7 MCU and external RAM)";
|
|
|
|
};
|
|
|
|
|
|
|
|
static void rx62n8_class_init(ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
RxGdbSimMachineClass *rxc = RX_GDBSIM_MACHINE_CLASS(oc);
|
|
|
|
MachineClass *mc = MACHINE_CLASS(oc);
|
|
|
|
|
|
|
|
rxc->mcu_name = TYPE_R5F562N8_MCU;
|
|
|
|
rxc->xtal_freq_hz = 12 * 1000 * 1000;
|
|
|
|
mc->desc = "gdb simulator (R5F562N8 MCU and external RAM)";
|
|
|
|
};
|
|
|
|
|
|
|
|
static const TypeInfo rx_gdbsim_types[] = {
|
|
|
|
{
|
|
|
|
.name = MACHINE_TYPE_NAME("gdbsim-r5f562n7"),
|
|
|
|
.parent = TYPE_RX_GDBSIM_MACHINE,
|
|
|
|
.class_init = rx62n7_class_init,
|
|
|
|
}, {
|
|
|
|
.name = MACHINE_TYPE_NAME("gdbsim-r5f562n8"),
|
|
|
|
.parent = TYPE_RX_GDBSIM_MACHINE,
|
|
|
|
.class_init = rx62n8_class_init,
|
|
|
|
}, {
|
|
|
|
.name = TYPE_RX_GDBSIM_MACHINE,
|
|
|
|
.parent = TYPE_MACHINE,
|
|
|
|
.instance_size = sizeof(RxGdbSimMachineState),
|
|
|
|
.class_size = sizeof(RxGdbSimMachineClass),
|
|
|
|
.class_init = rx_gdbsim_class_init,
|
|
|
|
.abstract = true,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
DEFINE_TYPES(rx_gdbsim_types)
|