2009-12-05 14:44:23 +03:00
|
|
|
/*
|
|
|
|
* Tiny Code Generator for QEMU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2009 Ulrich Hecht <uli@suse.de>
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2012-12-06 15:15:58 +04:00
|
|
|
#ifndef TCG_TARGET_S390
|
2009-12-05 14:44:23 +03:00
|
|
|
#define TCG_TARGET_S390 1
|
|
|
|
|
|
|
|
#define TCG_TARGET_WORDS_BIGENDIAN
|
|
|
|
|
2010-06-29 06:15:37 +04:00
|
|
|
typedef enum TCGReg {
|
2009-12-05 14:44:23 +03:00
|
|
|
TCG_REG_R0 = 0,
|
|
|
|
TCG_REG_R1,
|
|
|
|
TCG_REG_R2,
|
|
|
|
TCG_REG_R3,
|
|
|
|
TCG_REG_R4,
|
|
|
|
TCG_REG_R5,
|
|
|
|
TCG_REG_R6,
|
|
|
|
TCG_REG_R7,
|
|
|
|
TCG_REG_R8,
|
|
|
|
TCG_REG_R9,
|
|
|
|
TCG_REG_R10,
|
|
|
|
TCG_REG_R11,
|
|
|
|
TCG_REG_R12,
|
|
|
|
TCG_REG_R13,
|
|
|
|
TCG_REG_R14,
|
|
|
|
TCG_REG_R15
|
2010-06-29 06:15:37 +04:00
|
|
|
} TCGReg;
|
|
|
|
|
2009-12-05 14:44:23 +03:00
|
|
|
#define TCG_TARGET_NB_REGS 16
|
|
|
|
|
2010-02-19 01:44:39 +03:00
|
|
|
/* optional instructions */
|
2011-08-18 01:11:46 +04:00
|
|
|
#define TCG_TARGET_HAS_div2_i32 1
|
|
|
|
#define TCG_TARGET_HAS_rot_i32 1
|
|
|
|
#define TCG_TARGET_HAS_ext8s_i32 1
|
|
|
|
#define TCG_TARGET_HAS_ext16s_i32 1
|
|
|
|
#define TCG_TARGET_HAS_ext8u_i32 1
|
|
|
|
#define TCG_TARGET_HAS_ext16u_i32 1
|
|
|
|
#define TCG_TARGET_HAS_bswap16_i32 1
|
|
|
|
#define TCG_TARGET_HAS_bswap32_i32 1
|
|
|
|
#define TCG_TARGET_HAS_not_i32 0
|
|
|
|
#define TCG_TARGET_HAS_neg_i32 1
|
|
|
|
#define TCG_TARGET_HAS_andc_i32 0
|
|
|
|
#define TCG_TARGET_HAS_orc_i32 0
|
|
|
|
#define TCG_TARGET_HAS_eqv_i32 0
|
|
|
|
#define TCG_TARGET_HAS_nand_i32 0
|
|
|
|
#define TCG_TARGET_HAS_nor_i32 0
|
|
|
|
#define TCG_TARGET_HAS_deposit_i32 0
|
2012-09-21 21:13:34 +04:00
|
|
|
#define TCG_TARGET_HAS_movcond_i32 0
|
2013-02-20 11:51:49 +04:00
|
|
|
#define TCG_TARGET_HAS_add2_i32 0
|
|
|
|
#define TCG_TARGET_HAS_sub2_i32 0
|
|
|
|
#define TCG_TARGET_HAS_mulu2_i32 0
|
2013-02-20 11:51:53 +04:00
|
|
|
#define TCG_TARGET_HAS_muls2_i32 0
|
2010-02-19 01:44:39 +03:00
|
|
|
|
2010-06-29 06:15:37 +04:00
|
|
|
#if TCG_TARGET_REG_BITS == 64
|
2011-08-18 01:11:46 +04:00
|
|
|
#define TCG_TARGET_HAS_div2_i64 1
|
|
|
|
#define TCG_TARGET_HAS_rot_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext8s_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext16s_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext32s_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext8u_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext16u_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext32u_i64 1
|
|
|
|
#define TCG_TARGET_HAS_bswap16_i64 1
|
|
|
|
#define TCG_TARGET_HAS_bswap32_i64 1
|
|
|
|
#define TCG_TARGET_HAS_bswap64_i64 1
|
|
|
|
#define TCG_TARGET_HAS_not_i64 0
|
|
|
|
#define TCG_TARGET_HAS_neg_i64 1
|
|
|
|
#define TCG_TARGET_HAS_andc_i64 0
|
|
|
|
#define TCG_TARGET_HAS_orc_i64 0
|
|
|
|
#define TCG_TARGET_HAS_eqv_i64 0
|
|
|
|
#define TCG_TARGET_HAS_nand_i64 0
|
|
|
|
#define TCG_TARGET_HAS_nor_i64 0
|
|
|
|
#define TCG_TARGET_HAS_deposit_i64 0
|
2012-09-21 21:13:34 +04:00
|
|
|
#define TCG_TARGET_HAS_movcond_i64 0
|
2013-02-20 11:51:52 +04:00
|
|
|
#define TCG_TARGET_HAS_add2_i64 0
|
|
|
|
#define TCG_TARGET_HAS_sub2_i64 0
|
|
|
|
#define TCG_TARGET_HAS_mulu2_i64 0
|
2013-02-20 11:51:53 +04:00
|
|
|
#define TCG_TARGET_HAS_muls2_i64 0
|
2010-06-29 06:15:37 +04:00
|
|
|
#endif
|
|
|
|
|
2009-12-05 14:44:23 +03:00
|
|
|
/* used for function call generation */
|
|
|
|
#define TCG_REG_CALL_STACK TCG_REG_R15
|
|
|
|
#define TCG_TARGET_STACK_ALIGN 8
|
|
|
|
#define TCG_TARGET_CALL_STACK_OFFSET 0
|
|
|
|
|
2010-06-15 04:35:27 +04:00
|
|
|
#define TCG_TARGET_EXTEND_ARGS 1
|
|
|
|
|
2009-12-05 14:44:23 +03:00
|
|
|
enum {
|
|
|
|
TCG_AREG0 = TCG_REG_R10,
|
|
|
|
};
|
|
|
|
|
2012-03-03 02:30:05 +04:00
|
|
|
static inline void flush_icache_range(tcg_target_ulong start,
|
|
|
|
tcg_target_ulong stop)
|
2009-12-05 14:44:23 +03:00
|
|
|
{
|
|
|
|
}
|
2012-12-06 15:15:58 +04:00
|
|
|
|
|
|
|
#endif
|