2012-07-04 14:43:33 +04:00
|
|
|
/*
|
2013-06-03 20:17:45 +04:00
|
|
|
* IMX GPT Timer
|
2012-07-04 14:43:33 +04:00
|
|
|
*
|
|
|
|
* Copyright (c) 2008 OK Labs
|
|
|
|
* Copyright (c) 2011 NICTA Pty Ltd
|
2012-08-11 00:03:26 +04:00
|
|
|
* Originally written by Hans Jiang
|
2012-07-04 14:43:33 +04:00
|
|
|
* Updated by Peter Chubb
|
2013-06-25 21:34:13 +04:00
|
|
|
* Updated by Jean-Christophe Dubois
|
2012-07-04 14:43:33 +04:00
|
|
|
*
|
2012-08-11 00:03:26 +04:00
|
|
|
* This code is licensed under GPL version 2 or later. See
|
2012-07-04 14:43:33 +04:00
|
|
|
* the COPYING file in the top-level directory.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2013-02-04 18:40:22 +04:00
|
|
|
#include "hw/hw.h"
|
2013-06-03 20:17:45 +04:00
|
|
|
#include "qemu/bitops.h"
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/timer.h"
|
2013-02-04 18:40:22 +04:00
|
|
|
#include "hw/ptimer.h"
|
|
|
|
#include "hw/sysbus.h"
|
2013-02-05 20:06:20 +04:00
|
|
|
#include "hw/arm/imx.h"
|
2013-08-21 19:02:47 +04:00
|
|
|
#include "qemu/main-loop.h"
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
#define TYPE_IMX_GPT "imx.gpt"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Define to 1 for debug messages
|
|
|
|
*/
|
|
|
|
#define DEBUG_TIMER 0
|
|
|
|
#if DEBUG_TIMER
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static char const *imx_gpt_reg_name(uint32_t reg)
|
2013-06-25 21:34:13 +04:00
|
|
|
{
|
|
|
|
switch (reg) {
|
|
|
|
case 0:
|
|
|
|
return "CR";
|
|
|
|
case 1:
|
|
|
|
return "PR";
|
|
|
|
case 2:
|
|
|
|
return "SR";
|
|
|
|
case 3:
|
|
|
|
return "IR";
|
|
|
|
case 4:
|
|
|
|
return "OCR1";
|
|
|
|
case 5:
|
|
|
|
return "OCR2";
|
|
|
|
case 6:
|
|
|
|
return "OCR3";
|
|
|
|
case 7:
|
|
|
|
return "ICR1";
|
|
|
|
case 8:
|
|
|
|
return "ICR2";
|
|
|
|
case 9:
|
|
|
|
return "CNT";
|
|
|
|
default:
|
|
|
|
return "[?]";
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-07-04 14:43:33 +04:00
|
|
|
# define DPRINTF(fmt, args...) \
|
2013-06-25 21:34:13 +04:00
|
|
|
do { printf("%s: " fmt , __func__, ##args); } while (0)
|
2012-07-04 14:43:33 +04:00
|
|
|
#else
|
|
|
|
# define DPRINTF(fmt, args...) do {} while (0)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Define to 1 for messages about attempts to
|
|
|
|
* access unimplemented registers or similar.
|
|
|
|
*/
|
|
|
|
#define DEBUG_IMPLEMENTATION 1
|
|
|
|
#if DEBUG_IMPLEMENTATION
|
2013-06-25 21:34:13 +04:00
|
|
|
# define IPRINTF(fmt, args...) \
|
2013-06-25 21:34:13 +04:00
|
|
|
do { fprintf(stderr, "%s: " fmt, __func__, ##args); } while (0)
|
2012-07-04 14:43:33 +04:00
|
|
|
#else
|
|
|
|
# define IPRINTF(fmt, args...) do {} while (0)
|
|
|
|
#endif
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
#define IMX_GPT(obj) \
|
|
|
|
OBJECT_CHECK(IMXGPTState, (obj), TYPE_IMX_GPT)
|
2012-07-04 14:43:33 +04:00
|
|
|
/*
|
|
|
|
* GPT : General purpose timer
|
|
|
|
*
|
|
|
|
* This timer counts up continuously while it is enabled, resetting itself
|
|
|
|
* to 0 when it reaches TIMER_MAX (in freerun mode) or when it
|
2013-06-25 21:34:13 +04:00
|
|
|
* reaches the value of one of the ocrX (in periodic mode).
|
2012-07-04 14:43:33 +04:00
|
|
|
*/
|
|
|
|
|
|
|
|
#define TIMER_MAX 0XFFFFFFFFUL
|
|
|
|
|
|
|
|
/* Control register. Not all of these bits have any effect (yet) */
|
|
|
|
#define GPT_CR_EN (1 << 0) /* GPT Enable */
|
|
|
|
#define GPT_CR_ENMOD (1 << 1) /* GPT Enable Mode */
|
|
|
|
#define GPT_CR_DBGEN (1 << 2) /* GPT Debug mode enable */
|
|
|
|
#define GPT_CR_WAITEN (1 << 3) /* GPT Wait Mode Enable */
|
|
|
|
#define GPT_CR_DOZEN (1 << 4) /* GPT Doze mode enable */
|
|
|
|
#define GPT_CR_STOPEN (1 << 5) /* GPT Stop Mode Enable */
|
|
|
|
#define GPT_CR_CLKSRC_SHIFT (6)
|
|
|
|
#define GPT_CR_CLKSRC_MASK (0x7)
|
|
|
|
|
|
|
|
#define GPT_CR_FRR (1 << 9) /* Freerun or Restart */
|
|
|
|
#define GPT_CR_SWR (1 << 15) /* Software Reset */
|
|
|
|
#define GPT_CR_IM1 (3 << 16) /* Input capture channel 1 mode (2 bits) */
|
|
|
|
#define GPT_CR_IM2 (3 << 18) /* Input capture channel 2 mode (2 bits) */
|
|
|
|
#define GPT_CR_OM1 (7 << 20) /* Output Compare Channel 1 Mode (3 bits) */
|
|
|
|
#define GPT_CR_OM2 (7 << 23) /* Output Compare Channel 2 Mode (3 bits) */
|
|
|
|
#define GPT_CR_OM3 (7 << 26) /* Output Compare Channel 3 Mode (3 bits) */
|
|
|
|
#define GPT_CR_FO1 (1 << 29) /* Force Output Compare Channel 1 */
|
|
|
|
#define GPT_CR_FO2 (1 << 30) /* Force Output Compare Channel 2 */
|
|
|
|
#define GPT_CR_FO3 (1 << 31) /* Force Output Compare Channel 3 */
|
|
|
|
|
|
|
|
#define GPT_SR_OF1 (1 << 0)
|
2013-06-25 21:34:13 +04:00
|
|
|
#define GPT_SR_OF2 (1 << 1)
|
|
|
|
#define GPT_SR_OF3 (1 << 2)
|
2012-07-04 14:43:33 +04:00
|
|
|
#define GPT_SR_ROV (1 << 5)
|
|
|
|
|
|
|
|
#define GPT_IR_OF1IE (1 << 0)
|
2013-06-25 21:34:13 +04:00
|
|
|
#define GPT_IR_OF2IE (1 << 1)
|
|
|
|
#define GPT_IR_OF3IE (1 << 2)
|
2012-07-04 14:43:33 +04:00
|
|
|
#define GPT_IR_ROVIE (1 << 5)
|
|
|
|
|
|
|
|
typedef struct {
|
|
|
|
SysBusDevice busdev;
|
|
|
|
ptimer_state *timer;
|
|
|
|
MemoryRegion iomem;
|
|
|
|
DeviceState *ccm;
|
|
|
|
|
|
|
|
uint32_t cr;
|
|
|
|
uint32_t pr;
|
|
|
|
uint32_t sr;
|
|
|
|
uint32_t ir;
|
|
|
|
uint32_t ocr1;
|
2013-05-03 21:21:02 +04:00
|
|
|
uint32_t ocr2;
|
|
|
|
uint32_t ocr3;
|
|
|
|
uint32_t icr1;
|
|
|
|
uint32_t icr2;
|
2012-07-04 14:43:33 +04:00
|
|
|
uint32_t cnt;
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
uint32_t next_timeout;
|
|
|
|
uint32_t next_int;
|
|
|
|
|
|
|
|
uint32_t freq;
|
|
|
|
|
2012-07-04 14:43:33 +04:00
|
|
|
qemu_irq irq;
|
2013-06-25 21:34:13 +04:00
|
|
|
} IMXGPTState;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static const VMStateDescription vmstate_imx_timer_gpt = {
|
2013-06-27 15:03:44 +04:00
|
|
|
.name = "imx.gpt",
|
2013-06-25 21:34:13 +04:00
|
|
|
.version_id = 3,
|
|
|
|
.minimum_version_id = 3,
|
2014-05-13 19:09:35 +04:00
|
|
|
.fields = (VMStateField[]) {
|
2013-06-25 21:34:13 +04:00
|
|
|
VMSTATE_UINT32(cr, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(pr, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(sr, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(ir, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(ocr1, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(ocr2, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(ocr3, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(icr1, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(icr2, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(cnt, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(next_timeout, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(next_int, IMXGPTState),
|
|
|
|
VMSTATE_UINT32(freq, IMXGPTState),
|
|
|
|
VMSTATE_PTIMER(timer, IMXGPTState),
|
2012-07-04 14:43:33 +04:00
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static const IMXClk imx_gpt_clocks[] = {
|
2012-07-04 14:43:33 +04:00
|
|
|
NOCLK, /* 000 No clock source */
|
|
|
|
IPG, /* 001 ipg_clk, 532MHz*/
|
|
|
|
IPG, /* 010 ipg_clk_highfreq */
|
|
|
|
NOCLK, /* 011 not defined */
|
|
|
|
CLK_32k, /* 100 ipg_clk_32k */
|
|
|
|
NOCLK, /* 101 not defined */
|
|
|
|
NOCLK, /* 110 not defined */
|
|
|
|
NOCLK, /* 111 not defined */
|
|
|
|
};
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static void imx_gpt_set_freq(IMXGPTState *s)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
uint32_t clksrc = extract32(s->cr, GPT_CR_CLKSRC_SHIFT, 3);
|
2013-06-25 21:34:13 +04:00
|
|
|
uint32_t freq = imx_clock_frequency(s->ccm, imx_gpt_clocks[clksrc])
|
2013-06-25 21:34:13 +04:00
|
|
|
/ (1 + s->pr);
|
|
|
|
s->freq = freq;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
DPRINTF("Setting clksrc %d to frequency %d\n", clksrc, freq);
|
2013-06-03 20:17:45 +04:00
|
|
|
|
2012-07-04 14:43:33 +04:00
|
|
|
if (freq) {
|
|
|
|
ptimer_set_freq(s->timer, freq);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static void imx_gpt_update_int(IMXGPTState *s)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
if ((s->sr & s->ir) && (s->cr & GPT_CR_EN)) {
|
|
|
|
qemu_irq_raise(s->irq);
|
|
|
|
} else {
|
|
|
|
qemu_irq_lower(s->irq);
|
|
|
|
}
|
2012-07-04 14:43:33 +04:00
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static uint32_t imx_gpt_update_count(IMXGPTState *s)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
s->cnt = s->next_timeout - (uint32_t)ptimer_get_count(s->timer);
|
|
|
|
|
2012-07-04 14:43:33 +04:00
|
|
|
return s->cnt;
|
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static inline uint32_t imx_gpt_find_limit(uint32_t count, uint32_t reg,
|
2013-06-25 21:34:13 +04:00
|
|
|
uint32_t timeout)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
if ((count < reg) && (timeout > reg)) {
|
|
|
|
timeout = reg;
|
|
|
|
}
|
|
|
|
|
|
|
|
return timeout;
|
|
|
|
}
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static void imx_gpt_compute_next_timeout(IMXGPTState *s, bool event)
|
2013-06-25 21:34:13 +04:00
|
|
|
{
|
|
|
|
uint32_t timeout = TIMER_MAX;
|
|
|
|
uint32_t count = 0;
|
|
|
|
long long limit;
|
|
|
|
|
|
|
|
if (!(s->cr & GPT_CR_EN)) {
|
|
|
|
/* if not enabled just return */
|
2012-07-04 14:43:33 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
if (event) {
|
|
|
|
/* This is a timer event */
|
|
|
|
|
|
|
|
if ((s->cr & GPT_CR_FRR) && (s->next_timeout != TIMER_MAX)) {
|
|
|
|
/*
|
|
|
|
* if we are in free running mode and we have not reached
|
|
|
|
* the TIMER_MAX limit, then update the count
|
|
|
|
*/
|
2013-06-25 21:34:13 +04:00
|
|
|
count = imx_gpt_update_count(s);
|
2013-06-25 21:34:13 +04:00
|
|
|
}
|
2012-07-04 14:43:33 +04:00
|
|
|
} else {
|
2013-06-25 21:34:13 +04:00
|
|
|
/* not a timer event, then just update the count */
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
count = imx_gpt_update_count(s);
|
2013-06-25 21:34:13 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* now, find the next timeout related to count */
|
|
|
|
|
|
|
|
if (s->ir & GPT_IR_OF1IE) {
|
2013-06-25 21:34:13 +04:00
|
|
|
timeout = imx_gpt_find_limit(count, s->ocr1, timeout);
|
2013-06-25 21:34:13 +04:00
|
|
|
}
|
|
|
|
if (s->ir & GPT_IR_OF2IE) {
|
2013-06-25 21:34:13 +04:00
|
|
|
timeout = imx_gpt_find_limit(count, s->ocr2, timeout);
|
2013-06-25 21:34:13 +04:00
|
|
|
}
|
|
|
|
if (s->ir & GPT_IR_OF3IE) {
|
2013-06-25 21:34:13 +04:00
|
|
|
timeout = imx_gpt_find_limit(count, s->ocr3, timeout);
|
2013-06-25 21:34:13 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* find the next set of interrupts to raise for next timer event */
|
|
|
|
|
|
|
|
s->next_int = 0;
|
|
|
|
if ((s->ir & GPT_IR_OF1IE) && (timeout == s->ocr1)) {
|
|
|
|
s->next_int |= GPT_SR_OF1;
|
|
|
|
}
|
|
|
|
if ((s->ir & GPT_IR_OF2IE) && (timeout == s->ocr2)) {
|
|
|
|
s->next_int |= GPT_SR_OF2;
|
|
|
|
}
|
|
|
|
if ((s->ir & GPT_IR_OF3IE) && (timeout == s->ocr3)) {
|
|
|
|
s->next_int |= GPT_SR_OF3;
|
|
|
|
}
|
|
|
|
if ((s->ir & GPT_IR_ROVIE) && (timeout == TIMER_MAX)) {
|
|
|
|
s->next_int |= GPT_SR_ROV;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* the new range to count down from */
|
2013-06-25 21:34:13 +04:00
|
|
|
limit = timeout - imx_gpt_update_count(s);
|
2013-06-25 21:34:13 +04:00
|
|
|
|
|
|
|
if (limit < 0) {
|
|
|
|
/*
|
|
|
|
* if we reach here, then QEMU is running too slow and we pass the
|
|
|
|
* timeout limit while computing it. Let's deliver the interrupt
|
|
|
|
* and compute a new limit.
|
|
|
|
*/
|
|
|
|
s->sr |= s->next_int;
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_compute_next_timeout(s, event);
|
2013-06-25 21:34:13 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_update_int(s);
|
2013-06-25 21:34:13 +04:00
|
|
|
} else {
|
|
|
|
/* New timeout value */
|
|
|
|
s->next_timeout = timeout;
|
|
|
|
|
|
|
|
/* reset the limit to the computed range */
|
|
|
|
ptimer_set_limit(s->timer, limit, 1);
|
2012-07-04 14:43:33 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static uint64_t imx_gpt_read(void *opaque, hwaddr offset, unsigned size)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
IMXGPTState *s = IMX_GPT(opaque);
|
2013-06-25 21:34:13 +04:00
|
|
|
uint32_t reg_value = 0;
|
|
|
|
uint32_t reg = offset >> 2;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
switch (reg) {
|
2012-07-04 14:43:33 +04:00
|
|
|
case 0: /* Control Register */
|
2013-06-25 21:34:13 +04:00
|
|
|
reg_value = s->cr;
|
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
|
|
|
case 1: /* prescaler */
|
2013-06-25 21:34:13 +04:00
|
|
|
reg_value = s->pr;
|
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
|
|
|
case 2: /* Status Register */
|
2013-06-25 21:34:13 +04:00
|
|
|
reg_value = s->sr;
|
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
|
|
|
case 3: /* Interrupt Register */
|
2013-06-25 21:34:13 +04:00
|
|
|
reg_value = s->ir;
|
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
|
|
|
case 4: /* Output Compare Register 1 */
|
2013-06-25 21:34:13 +04:00
|
|
|
reg_value = s->ocr1;
|
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-05-03 21:21:02 +04:00
|
|
|
case 5: /* Output Compare Register 2 */
|
2013-06-25 21:34:13 +04:00
|
|
|
reg_value = s->ocr2;
|
|
|
|
break;
|
2013-05-03 21:21:02 +04:00
|
|
|
|
|
|
|
case 6: /* Output Compare Register 3 */
|
2013-06-25 21:34:13 +04:00
|
|
|
reg_value = s->ocr3;
|
|
|
|
break;
|
2013-05-03 21:21:02 +04:00
|
|
|
|
|
|
|
case 7: /* input Capture Register 1 */
|
2013-06-25 21:34:13 +04:00
|
|
|
qemu_log_mask(LOG_UNIMP, "icr1 feature is not implemented\n");
|
|
|
|
reg_value = s->icr1;
|
|
|
|
break;
|
2013-05-03 21:21:02 +04:00
|
|
|
|
|
|
|
case 8: /* input Capture Register 2 */
|
2013-06-25 21:34:13 +04:00
|
|
|
qemu_log_mask(LOG_UNIMP, "icr2 feature is not implemented\n");
|
|
|
|
reg_value = s->icr2;
|
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
|
|
|
case 9: /* cnt */
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_update_count(s);
|
2013-06-25 21:34:13 +04:00
|
|
|
reg_value = s->cnt;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
IPRINTF("Bad offset %x\n", reg);
|
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
DPRINTF("(%s) = 0x%08x\n", imx_gpt_reg_name(reg), reg_value);
|
2013-05-03 21:21:02 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
return reg_value;
|
2012-07-04 14:43:33 +04:00
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static void imx_gpt_reset(DeviceState *dev)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
IMXGPTState *s = IMX_GPT(dev);
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
/* stop timer */
|
|
|
|
ptimer_stop(s->timer);
|
|
|
|
|
2012-07-04 14:43:33 +04:00
|
|
|
/*
|
|
|
|
* Soft reset doesn't touch some bits; hard reset clears them
|
|
|
|
*/
|
2013-05-03 21:21:02 +04:00
|
|
|
s->cr &= ~(GPT_CR_EN|GPT_CR_ENMOD|GPT_CR_STOPEN|GPT_CR_DOZEN|
|
|
|
|
GPT_CR_WAITEN|GPT_CR_DBGEN);
|
2012-07-04 14:43:33 +04:00
|
|
|
s->sr = 0;
|
|
|
|
s->pr = 0;
|
|
|
|
s->ir = 0;
|
|
|
|
s->cnt = 0;
|
|
|
|
s->ocr1 = TIMER_MAX;
|
2013-05-03 21:21:02 +04:00
|
|
|
s->ocr2 = TIMER_MAX;
|
|
|
|
s->ocr3 = TIMER_MAX;
|
|
|
|
s->icr1 = 0;
|
|
|
|
s->icr2 = 0;
|
2013-06-25 21:34:13 +04:00
|
|
|
|
|
|
|
s->next_timeout = TIMER_MAX;
|
|
|
|
s->next_int = 0;
|
|
|
|
|
|
|
|
/* compute new freq */
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_set_freq(s);
|
2013-06-25 21:34:13 +04:00
|
|
|
|
|
|
|
/* reset the limit to TIMER_MAX */
|
|
|
|
ptimer_set_limit(s->timer, TIMER_MAX, 1);
|
|
|
|
|
|
|
|
/* if the timer is still enabled, restart it */
|
|
|
|
if (s->freq && (s->cr & GPT_CR_EN)) {
|
|
|
|
ptimer_run(s->timer, 1);
|
|
|
|
}
|
2012-07-04 14:43:33 +04:00
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value,
|
|
|
|
unsigned size)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
IMXGPTState *s = IMX_GPT(opaque);
|
2013-06-25 21:34:13 +04:00
|
|
|
uint32_t oldreg;
|
|
|
|
uint32_t reg = offset >> 2;
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
DPRINTF("(%s, value = 0x%08x)\n", imx_gpt_reg_name(reg),
|
2013-06-25 21:34:13 +04:00
|
|
|
(uint32_t)value);
|
|
|
|
|
|
|
|
switch (reg) {
|
|
|
|
case 0:
|
|
|
|
oldreg = s->cr;
|
|
|
|
s->cr = value & ~0x7c14;
|
|
|
|
if (s->cr & GPT_CR_SWR) { /* force reset */
|
|
|
|
/* handle the reset */
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_reset(DEVICE(s));
|
2013-06-25 21:34:13 +04:00
|
|
|
} else {
|
|
|
|
/* set our freq, as the source might have changed */
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_set_freq(s);
|
2013-06-25 21:34:13 +04:00
|
|
|
|
|
|
|
if ((oldreg ^ s->cr) & GPT_CR_EN) {
|
|
|
|
if (s->cr & GPT_CR_EN) {
|
|
|
|
if (s->cr & GPT_CR_ENMOD) {
|
|
|
|
s->next_timeout = TIMER_MAX;
|
|
|
|
ptimer_set_count(s->timer, TIMER_MAX);
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_compute_next_timeout(s, false);
|
2013-06-25 21:34:13 +04:00
|
|
|
}
|
|
|
|
ptimer_run(s->timer, 1);
|
|
|
|
} else {
|
|
|
|
/* stop timer */
|
|
|
|
ptimer_stop(s->timer);
|
2012-07-04 14:43:33 +04:00
|
|
|
}
|
2013-06-25 21:34:13 +04:00
|
|
|
}
|
2012-07-04 14:43:33 +04:00
|
|
|
}
|
2013-06-25 21:34:13 +04:00
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
|
|
|
case 1: /* Prescaler */
|
|
|
|
s->pr = value & 0xfff;
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_set_freq(s);
|
2013-06-25 21:34:13 +04:00
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
|
|
|
case 2: /* SR */
|
2013-06-25 21:34:13 +04:00
|
|
|
s->sr &= ~(value & 0x3f);
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_update_int(s);
|
2013-06-25 21:34:13 +04:00
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
|
|
|
case 3: /* IR -- interrupt register */
|
|
|
|
s->ir = value & 0x3f;
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_update_int(s);
|
2013-06-25 21:34:13 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_compute_next_timeout(s, false);
|
2013-06-25 21:34:13 +04:00
|
|
|
|
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
|
|
|
case 4: /* OCR1 -- output compare register */
|
2013-06-25 21:34:13 +04:00
|
|
|
s->ocr1 = value;
|
|
|
|
|
2012-07-04 14:43:33 +04:00
|
|
|
/* In non-freerun mode, reset count when this register is written */
|
|
|
|
if (!(s->cr & GPT_CR_FRR)) {
|
2013-06-25 21:34:13 +04:00
|
|
|
s->next_timeout = TIMER_MAX;
|
|
|
|
ptimer_set_limit(s->timer, TIMER_MAX, 1);
|
2012-07-04 14:43:33 +04:00
|
|
|
}
|
2013-06-25 21:34:13 +04:00
|
|
|
|
|
|
|
/* compute the new timeout */
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_compute_next_timeout(s, false);
|
2013-06-25 21:34:13 +04:00
|
|
|
|
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-05-03 21:21:02 +04:00
|
|
|
case 5: /* OCR2 -- output compare register */
|
2013-06-25 21:34:13 +04:00
|
|
|
s->ocr2 = value;
|
|
|
|
|
|
|
|
/* compute the new timeout */
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_compute_next_timeout(s, false);
|
2013-06-25 21:34:13 +04:00
|
|
|
|
|
|
|
break;
|
|
|
|
|
2013-05-03 21:21:02 +04:00
|
|
|
case 6: /* OCR3 -- output compare register */
|
2013-06-25 21:34:13 +04:00
|
|
|
s->ocr3 = value;
|
|
|
|
|
|
|
|
/* compute the new timeout */
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_compute_next_timeout(s, false);
|
2013-06-25 21:34:13 +04:00
|
|
|
|
|
|
|
break;
|
|
|
|
|
2012-07-04 14:43:33 +04:00
|
|
|
default:
|
2013-06-25 21:34:13 +04:00
|
|
|
IPRINTF("Bad offset %x\n", reg);
|
|
|
|
break;
|
2012-07-04 14:43:33 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static void imx_gpt_timeout(void *opaque)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
IMXGPTState *s = IMX_GPT(opaque);
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
DPRINTF("\n");
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
s->sr |= s->next_int;
|
|
|
|
s->next_int = 0;
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_compute_next_timeout(s, true);
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
imx_gpt_update_int(s);
|
2013-06-25 21:34:13 +04:00
|
|
|
|
|
|
|
if (s->freq && (s->cr & GPT_CR_EN)) {
|
|
|
|
ptimer_run(s->timer, 1);
|
|
|
|
}
|
2012-07-04 14:43:33 +04:00
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static const MemoryRegionOps imx_gpt_ops = {
|
|
|
|
.read = imx_gpt_read,
|
|
|
|
.write = imx_gpt_write,
|
2012-07-04 14:43:33 +04:00
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static void imx_gpt_realize(DeviceState *dev, Error **errp)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
IMXGPTState *s = IMX_GPT(dev);
|
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
|
2012-07-04 14:43:33 +04:00
|
|
|
QEMUBH *bh;
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
sysbus_init_irq(sbd, &s->irq);
|
2013-06-07 05:25:08 +04:00
|
|
|
memory_region_init_io(&s->iomem, OBJECT(s), &imx_gpt_ops, s, TYPE_IMX_GPT,
|
2012-07-04 14:43:33 +04:00
|
|
|
0x00001000);
|
2013-06-25 21:34:13 +04:00
|
|
|
sysbus_init_mmio(sbd, &s->iomem);
|
2012-07-04 14:43:33 +04:00
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
bh = qemu_bh_new(imx_gpt_timeout, s);
|
2012-07-04 14:43:33 +04:00
|
|
|
s->timer = ptimer_init(bh);
|
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
void imx_timerg_create(const hwaddr addr, qemu_irq irq, DeviceState *ccm)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
IMXGPTState *pp;
|
2012-07-04 14:43:33 +04:00
|
|
|
DeviceState *dev;
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
dev = sysbus_create_simple(TYPE_IMX_GPT, addr, irq);
|
2013-06-25 21:34:13 +04:00
|
|
|
pp = IMX_GPT(dev);
|
2012-07-04 14:43:33 +04:00
|
|
|
pp->ccm = ccm;
|
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static void imx_gpt_class_init(ObjectClass *klass, void *data)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
dc->realize = imx_gpt_realize;
|
|
|
|
dc->reset = imx_gpt_reset;
|
|
|
|
dc->vmsd = &vmstate_imx_timer_gpt;
|
2012-07-04 14:43:33 +04:00
|
|
|
dc->desc = "i.MX general timer";
|
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static const TypeInfo imx_gpt_info = {
|
2013-06-25 21:34:13 +04:00
|
|
|
.name = TYPE_IMX_GPT,
|
2012-07-04 14:43:33 +04:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
2013-06-25 21:34:13 +04:00
|
|
|
.instance_size = sizeof(IMXGPTState),
|
|
|
|
.class_init = imx_gpt_class_init,
|
2012-07-04 14:43:33 +04:00
|
|
|
};
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
static void imx_gpt_register_types(void)
|
2012-07-04 14:43:33 +04:00
|
|
|
{
|
2013-06-25 21:34:13 +04:00
|
|
|
type_register_static(&imx_gpt_info);
|
2012-07-04 14:43:33 +04:00
|
|
|
}
|
|
|
|
|
2013-06-25 21:34:13 +04:00
|
|
|
type_init(imx_gpt_register_types)
|