2007-09-17 01:08:06 +04:00
|
|
|
/*
|
2006-09-23 21:40:58 +04:00
|
|
|
* Status and system control registers for ARM RealView/Versatile boards.
|
|
|
|
*
|
2007-11-11 03:04:49 +03:00
|
|
|
* Copyright (c) 2006-2007 CodeSourcery.
|
2006-09-23 21:40:58 +04:00
|
|
|
* Written by Paul Brook
|
|
|
|
*
|
2011-06-26 06:21:35 +04:00
|
|
|
* This code is licensed under the GPL.
|
2006-09-23 21:40:58 +04:00
|
|
|
*/
|
|
|
|
|
2009-09-13 17:54:41 +04:00
|
|
|
#include "hw.h"
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/timer.h"
|
2009-05-15 01:35:07 +04:00
|
|
|
#include "sysbus.h"
|
2007-11-18 04:44:38 +03:00
|
|
|
#include "primecell.h"
|
2012-12-17 21:20:04 +04:00
|
|
|
#include "sysemu/sysemu.h"
|
2006-09-23 21:40:58 +04:00
|
|
|
|
|
|
|
#define LOCK_VALUE 0xa05f
|
|
|
|
|
|
|
|
typedef struct {
|
2009-05-15 01:35:07 +04:00
|
|
|
SysBusDevice busdev;
|
2011-08-15 18:17:18 +04:00
|
|
|
MemoryRegion iomem;
|
2011-07-22 17:42:39 +04:00
|
|
|
qemu_irq pl110_mux_ctrl;
|
|
|
|
|
2006-09-23 21:40:58 +04:00
|
|
|
uint32_t sys_id;
|
|
|
|
uint32_t leds;
|
|
|
|
uint16_t lockval;
|
|
|
|
uint32_t cfgdata1;
|
|
|
|
uint32_t cfgdata2;
|
|
|
|
uint32_t flags;
|
|
|
|
uint32_t nvflags;
|
|
|
|
uint32_t resetlevel;
|
2009-11-13 06:30:33 +03:00
|
|
|
uint32_t proc_id;
|
2011-02-21 23:57:50 +03:00
|
|
|
uint32_t sys_mci;
|
2011-03-07 14:10:31 +03:00
|
|
|
uint32_t sys_cfgdata;
|
|
|
|
uint32_t sys_cfgctrl;
|
|
|
|
uint32_t sys_cfgstat;
|
2011-07-22 17:42:39 +04:00
|
|
|
uint32_t sys_clcd;
|
2006-09-23 21:40:58 +04:00
|
|
|
} arm_sysctl_state;
|
|
|
|
|
2010-12-23 20:19:53 +03:00
|
|
|
static const VMStateDescription vmstate_arm_sysctl = {
|
|
|
|
.name = "realview_sysctl",
|
2011-07-22 17:42:39 +04:00
|
|
|
.version_id = 3,
|
2010-12-23 20:19:53 +03:00
|
|
|
.minimum_version_id = 1,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_UINT32(leds, arm_sysctl_state),
|
|
|
|
VMSTATE_UINT16(lockval, arm_sysctl_state),
|
|
|
|
VMSTATE_UINT32(cfgdata1, arm_sysctl_state),
|
|
|
|
VMSTATE_UINT32(cfgdata2, arm_sysctl_state),
|
|
|
|
VMSTATE_UINT32(flags, arm_sysctl_state),
|
|
|
|
VMSTATE_UINT32(nvflags, arm_sysctl_state),
|
|
|
|
VMSTATE_UINT32(resetlevel, arm_sysctl_state),
|
2011-03-07 14:10:31 +03:00
|
|
|
VMSTATE_UINT32_V(sys_mci, arm_sysctl_state, 2),
|
|
|
|
VMSTATE_UINT32_V(sys_cfgdata, arm_sysctl_state, 2),
|
|
|
|
VMSTATE_UINT32_V(sys_cfgctrl, arm_sysctl_state, 2),
|
|
|
|
VMSTATE_UINT32_V(sys_cfgstat, arm_sysctl_state, 2),
|
2011-07-22 17:42:39 +04:00
|
|
|
VMSTATE_UINT32_V(sys_clcd, arm_sysctl_state, 3),
|
2010-12-23 20:19:53 +03:00
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2011-02-21 23:57:50 +03:00
|
|
|
/* The PB926 actually uses a different format for
|
|
|
|
* its SYS_ID register. Fortunately the bits which are
|
|
|
|
* board type on later boards are distinct.
|
|
|
|
*/
|
|
|
|
#define BOARD_ID_PB926 0x100
|
|
|
|
#define BOARD_ID_EB 0x140
|
|
|
|
#define BOARD_ID_PBA8 0x178
|
|
|
|
#define BOARD_ID_PBX 0x182
|
2011-03-07 14:10:31 +03:00
|
|
|
#define BOARD_ID_VEXPRESS 0x190
|
2011-02-21 23:57:50 +03:00
|
|
|
|
|
|
|
static int board_id(arm_sysctl_state *s)
|
|
|
|
{
|
|
|
|
/* Extract the board ID field from the SYS_ID register value */
|
|
|
|
return (s->sys_id >> 16) & 0xfff;
|
|
|
|
}
|
|
|
|
|
2009-11-11 22:59:29 +03:00
|
|
|
static void arm_sysctl_reset(DeviceState *d)
|
|
|
|
{
|
|
|
|
arm_sysctl_state *s = FROM_SYSBUS(arm_sysctl_state, sysbus_from_qdev(d));
|
|
|
|
|
|
|
|
s->leds = 0;
|
|
|
|
s->lockval = 0;
|
|
|
|
s->cfgdata1 = 0;
|
|
|
|
s->cfgdata2 = 0;
|
|
|
|
s->flags = 0;
|
|
|
|
s->resetlevel = 0;
|
2011-07-22 17:42:39 +04:00
|
|
|
if (board_id(s) == BOARD_ID_VEXPRESS) {
|
|
|
|
/* On VExpress this register will RAZ/WI */
|
|
|
|
s->sys_clcd = 0;
|
|
|
|
} else {
|
|
|
|
/* All others: CLCDID 0x1f, indicating VGA */
|
|
|
|
s->sys_clcd = 0x1f00;
|
|
|
|
}
|
2009-11-11 22:59:29 +03:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t arm_sysctl_read(void *opaque, hwaddr offset,
|
2011-08-15 18:17:18 +04:00
|
|
|
unsigned size)
|
2006-09-23 21:40:58 +04:00
|
|
|
{
|
|
|
|
arm_sysctl_state *s = (arm_sysctl_state *)opaque;
|
|
|
|
|
|
|
|
switch (offset) {
|
|
|
|
case 0x00: /* ID */
|
|
|
|
return s->sys_id;
|
|
|
|
case 0x04: /* SW */
|
|
|
|
/* General purpose hardware switches.
|
|
|
|
We don't have a useful way of exposing these to the user. */
|
|
|
|
return 0;
|
|
|
|
case 0x08: /* LED */
|
|
|
|
return s->leds;
|
|
|
|
case 0x20: /* LOCK */
|
|
|
|
return s->lockval;
|
|
|
|
case 0x0c: /* OSC0 */
|
|
|
|
case 0x10: /* OSC1 */
|
|
|
|
case 0x14: /* OSC2 */
|
|
|
|
case 0x18: /* OSC3 */
|
|
|
|
case 0x1c: /* OSC4 */
|
|
|
|
case 0x24: /* 100HZ */
|
|
|
|
/* ??? Implement these. */
|
|
|
|
return 0;
|
|
|
|
case 0x28: /* CFGDATA1 */
|
|
|
|
return s->cfgdata1;
|
|
|
|
case 0x2c: /* CFGDATA2 */
|
|
|
|
return s->cfgdata2;
|
|
|
|
case 0x30: /* FLAGS */
|
|
|
|
return s->flags;
|
|
|
|
case 0x38: /* NVFLAGS */
|
|
|
|
return s->nvflags;
|
|
|
|
case 0x40: /* RESETCTL */
|
2011-03-07 14:10:31 +03:00
|
|
|
if (board_id(s) == BOARD_ID_VEXPRESS) {
|
|
|
|
/* reserved: RAZ/WI */
|
|
|
|
return 0;
|
|
|
|
}
|
2006-09-23 21:40:58 +04:00
|
|
|
return s->resetlevel;
|
|
|
|
case 0x44: /* PCICTL */
|
|
|
|
return 1;
|
|
|
|
case 0x48: /* MCI */
|
2011-02-21 23:57:50 +03:00
|
|
|
return s->sys_mci;
|
2006-09-23 21:40:58 +04:00
|
|
|
case 0x4c: /* FLASH */
|
|
|
|
return 0;
|
|
|
|
case 0x50: /* CLCD */
|
2011-07-22 17:42:39 +04:00
|
|
|
return s->sys_clcd;
|
2006-09-23 21:40:58 +04:00
|
|
|
case 0x54: /* CLCDSER */
|
|
|
|
return 0;
|
|
|
|
case 0x58: /* BOOTCS */
|
|
|
|
return 0;
|
|
|
|
case 0x5c: /* 24MHz */
|
2011-03-11 18:47:48 +03:00
|
|
|
return muldiv64(qemu_get_clock_ns(vm_clock), 24000000, get_ticks_per_sec());
|
2006-09-23 21:40:58 +04:00
|
|
|
case 0x60: /* MISC */
|
|
|
|
return 0;
|
|
|
|
case 0x84: /* PROCID0 */
|
2009-11-13 06:30:33 +03:00
|
|
|
return s->proc_id;
|
2006-09-23 21:40:58 +04:00
|
|
|
case 0x88: /* PROCID1 */
|
|
|
|
return 0xff000000;
|
|
|
|
case 0x64: /* DMAPSR0 */
|
|
|
|
case 0x68: /* DMAPSR1 */
|
|
|
|
case 0x6c: /* DMAPSR2 */
|
|
|
|
case 0x70: /* IOSEL */
|
|
|
|
case 0x74: /* PLDCTL */
|
|
|
|
case 0x80: /* BUSID */
|
|
|
|
case 0x8c: /* OSCRESET0 */
|
|
|
|
case 0x90: /* OSCRESET1 */
|
|
|
|
case 0x94: /* OSCRESET2 */
|
|
|
|
case 0x98: /* OSCRESET3 */
|
|
|
|
case 0x9c: /* OSCRESET4 */
|
|
|
|
case 0xc0: /* SYS_TEST_OSC0 */
|
|
|
|
case 0xc4: /* SYS_TEST_OSC1 */
|
|
|
|
case 0xc8: /* SYS_TEST_OSC2 */
|
|
|
|
case 0xcc: /* SYS_TEST_OSC3 */
|
|
|
|
case 0xd0: /* SYS_TEST_OSC4 */
|
|
|
|
return 0;
|
2011-03-07 14:10:31 +03:00
|
|
|
case 0xa0: /* SYS_CFGDATA */
|
|
|
|
if (board_id(s) != BOARD_ID_VEXPRESS) {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
return s->sys_cfgdata;
|
|
|
|
case 0xa4: /* SYS_CFGCTRL */
|
|
|
|
if (board_id(s) != BOARD_ID_VEXPRESS) {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
return s->sys_cfgctrl;
|
|
|
|
case 0xa8: /* SYS_CFGSTAT */
|
|
|
|
if (board_id(s) != BOARD_ID_VEXPRESS) {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
return s->sys_cfgstat;
|
2006-09-23 21:40:58 +04:00
|
|
|
default:
|
2011-03-07 14:10:31 +03:00
|
|
|
bad_reg:
|
2012-10-30 11:45:10 +04:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"arm_sysctl_read: Bad register offset 0x%x\n",
|
|
|
|
(int)offset);
|
2006-09-23 21:40:58 +04:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void arm_sysctl_write(void *opaque, hwaddr offset,
|
2011-08-15 18:17:18 +04:00
|
|
|
uint64_t val, unsigned size)
|
2006-09-23 21:40:58 +04:00
|
|
|
{
|
|
|
|
arm_sysctl_state *s = (arm_sysctl_state *)opaque;
|
|
|
|
|
|
|
|
switch (offset) {
|
|
|
|
case 0x08: /* LED */
|
|
|
|
s->leds = val;
|
|
|
|
case 0x0c: /* OSC0 */
|
|
|
|
case 0x10: /* OSC1 */
|
|
|
|
case 0x14: /* OSC2 */
|
|
|
|
case 0x18: /* OSC3 */
|
|
|
|
case 0x1c: /* OSC4 */
|
|
|
|
/* ??? */
|
|
|
|
break;
|
|
|
|
case 0x20: /* LOCK */
|
|
|
|
if (val == LOCK_VALUE)
|
|
|
|
s->lockval = val;
|
|
|
|
else
|
|
|
|
s->lockval = val & 0x7fff;
|
|
|
|
break;
|
|
|
|
case 0x28: /* CFGDATA1 */
|
|
|
|
/* ??? Need to implement this. */
|
|
|
|
s->cfgdata1 = val;
|
|
|
|
break;
|
|
|
|
case 0x2c: /* CFGDATA2 */
|
|
|
|
/* ??? Need to implement this. */
|
|
|
|
s->cfgdata2 = val;
|
|
|
|
break;
|
|
|
|
case 0x30: /* FLAGSSET */
|
|
|
|
s->flags |= val;
|
|
|
|
break;
|
|
|
|
case 0x34: /* FLAGSCLR */
|
|
|
|
s->flags &= ~val;
|
|
|
|
break;
|
|
|
|
case 0x38: /* NVFLAGSSET */
|
|
|
|
s->nvflags |= val;
|
|
|
|
break;
|
|
|
|
case 0x3c: /* NVFLAGSCLR */
|
|
|
|
s->nvflags &= ~val;
|
|
|
|
break;
|
|
|
|
case 0x40: /* RESETCTL */
|
2011-11-14 06:09:20 +04:00
|
|
|
switch (board_id(s)) {
|
|
|
|
case BOARD_ID_PB926:
|
|
|
|
if (s->lockval == LOCK_VALUE) {
|
|
|
|
s->resetlevel = val;
|
|
|
|
if (val & 0x100) {
|
|
|
|
qemu_system_reset_request();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case BOARD_ID_PBX:
|
|
|
|
case BOARD_ID_PBA8:
|
|
|
|
if (s->lockval == LOCK_VALUE) {
|
|
|
|
s->resetlevel = val;
|
|
|
|
if (val & 0x04) {
|
|
|
|
qemu_system_reset_request();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case BOARD_ID_VEXPRESS:
|
|
|
|
case BOARD_ID_EB:
|
|
|
|
default:
|
2011-03-07 14:10:31 +03:00
|
|
|
/* reserved: RAZ/WI */
|
|
|
|
break;
|
|
|
|
}
|
2006-09-23 21:40:58 +04:00
|
|
|
break;
|
|
|
|
case 0x44: /* PCICTL */
|
|
|
|
/* nothing to do. */
|
|
|
|
break;
|
|
|
|
case 0x4c: /* FLASH */
|
2011-07-22 17:42:39 +04:00
|
|
|
break;
|
2006-09-23 21:40:58 +04:00
|
|
|
case 0x50: /* CLCD */
|
2011-07-22 17:42:39 +04:00
|
|
|
switch (board_id(s)) {
|
|
|
|
case BOARD_ID_PB926:
|
|
|
|
/* On 926 bits 13:8 are R/O, bits 1:0 control
|
|
|
|
* the mux that defines how to interpret the PL110
|
|
|
|
* graphics format, and other bits are r/w but we
|
|
|
|
* don't implement them to do anything.
|
|
|
|
*/
|
|
|
|
s->sys_clcd &= 0x3f00;
|
|
|
|
s->sys_clcd |= val & ~0x3f00;
|
|
|
|
qemu_set_irq(s->pl110_mux_ctrl, val & 3);
|
|
|
|
break;
|
|
|
|
case BOARD_ID_EB:
|
|
|
|
/* The EB is the same except that there is no mux since
|
|
|
|
* the EB has a PL111.
|
|
|
|
*/
|
|
|
|
s->sys_clcd &= 0x3f00;
|
|
|
|
s->sys_clcd |= val & ~0x3f00;
|
|
|
|
break;
|
|
|
|
case BOARD_ID_PBA8:
|
|
|
|
case BOARD_ID_PBX:
|
|
|
|
/* On PBA8 and PBX bit 7 is r/w and all other bits
|
|
|
|
* are either r/o or RAZ/WI.
|
|
|
|
*/
|
|
|
|
s->sys_clcd &= (1 << 7);
|
|
|
|
s->sys_clcd |= val & ~(1 << 7);
|
|
|
|
break;
|
|
|
|
case BOARD_ID_VEXPRESS:
|
|
|
|
default:
|
|
|
|
/* On VExpress this register is unimplemented and will RAZ/WI */
|
|
|
|
break;
|
|
|
|
}
|
2006-09-23 21:40:58 +04:00
|
|
|
case 0x54: /* CLCDSER */
|
|
|
|
case 0x64: /* DMAPSR0 */
|
|
|
|
case 0x68: /* DMAPSR1 */
|
|
|
|
case 0x6c: /* DMAPSR2 */
|
|
|
|
case 0x70: /* IOSEL */
|
|
|
|
case 0x74: /* PLDCTL */
|
|
|
|
case 0x80: /* BUSID */
|
|
|
|
case 0x84: /* PROCID0 */
|
|
|
|
case 0x88: /* PROCID1 */
|
|
|
|
case 0x8c: /* OSCRESET0 */
|
|
|
|
case 0x90: /* OSCRESET1 */
|
|
|
|
case 0x94: /* OSCRESET2 */
|
|
|
|
case 0x98: /* OSCRESET3 */
|
|
|
|
case 0x9c: /* OSCRESET4 */
|
|
|
|
break;
|
2011-03-07 14:10:31 +03:00
|
|
|
case 0xa0: /* SYS_CFGDATA */
|
|
|
|
if (board_id(s) != BOARD_ID_VEXPRESS) {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
s->sys_cfgdata = val;
|
|
|
|
return;
|
|
|
|
case 0xa4: /* SYS_CFGCTRL */
|
|
|
|
if (board_id(s) != BOARD_ID_VEXPRESS) {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
s->sys_cfgctrl = val & ~(3 << 18);
|
|
|
|
s->sys_cfgstat = 1; /* complete */
|
|
|
|
switch (s->sys_cfgctrl) {
|
|
|
|
case 0xc0800000: /* SYS_CFG_SHUTDOWN to motherboard */
|
|
|
|
qemu_system_shutdown_request();
|
|
|
|
break;
|
|
|
|
case 0xc0900000: /* SYS_CFG_REBOOT to motherboard */
|
|
|
|
qemu_system_reset_request();
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
s->sys_cfgstat |= 2; /* error */
|
|
|
|
}
|
|
|
|
return;
|
|
|
|
case 0xa8: /* SYS_CFGSTAT */
|
|
|
|
if (board_id(s) != BOARD_ID_VEXPRESS) {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
s->sys_cfgstat = val & 3;
|
|
|
|
return;
|
2006-09-23 21:40:58 +04:00
|
|
|
default:
|
2011-03-07 14:10:31 +03:00
|
|
|
bad_reg:
|
2012-10-30 11:45:10 +04:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"arm_sysctl_write: Bad register offset 0x%x\n",
|
|
|
|
(int)offset);
|
2006-09-23 21:40:58 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-08-15 18:17:18 +04:00
|
|
|
static const MemoryRegionOps arm_sysctl_ops = {
|
|
|
|
.read = arm_sysctl_read,
|
|
|
|
.write = arm_sysctl_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2006-09-23 21:40:58 +04:00
|
|
|
};
|
|
|
|
|
2011-02-21 23:57:50 +03:00
|
|
|
static void arm_sysctl_gpio_set(void *opaque, int line, int level)
|
|
|
|
{
|
|
|
|
arm_sysctl_state *s = (arm_sysctl_state *)opaque;
|
|
|
|
switch (line) {
|
|
|
|
case ARM_SYSCTL_GPIO_MMC_WPROT:
|
|
|
|
{
|
|
|
|
/* For PB926 and EB write-protect is bit 2 of SYS_MCI;
|
|
|
|
* for all later boards it is bit 1.
|
|
|
|
*/
|
|
|
|
int bit = 2;
|
|
|
|
if ((board_id(s) == BOARD_ID_PB926) || (board_id(s) == BOARD_ID_EB)) {
|
|
|
|
bit = 4;
|
|
|
|
}
|
|
|
|
s->sys_mci &= ~bit;
|
|
|
|
if (level) {
|
|
|
|
s->sys_mci |= bit;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
case ARM_SYSCTL_GPIO_MMC_CARDIN:
|
|
|
|
s->sys_mci &= ~1;
|
|
|
|
if (level) {
|
|
|
|
s->sys_mci |= 1;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-02-16 13:56:09 +04:00
|
|
|
static int arm_sysctl_init(SysBusDevice *dev)
|
2006-09-23 21:40:58 +04:00
|
|
|
{
|
2009-05-15 01:35:07 +04:00
|
|
|
arm_sysctl_state *s = FROM_SYSBUS(arm_sysctl_state, dev);
|
2006-09-23 21:40:58 +04:00
|
|
|
|
2011-08-15 18:17:18 +04:00
|
|
|
memory_region_init_io(&s->iomem, &arm_sysctl_ops, s, "arm-sysctl", 0x1000);
|
2011-11-27 13:38:10 +04:00
|
|
|
sysbus_init_mmio(dev, &s->iomem);
|
2011-02-21 23:57:50 +03:00
|
|
|
qdev_init_gpio_in(&s->busdev.qdev, arm_sysctl_gpio_set, 2);
|
2011-07-22 17:42:39 +04:00
|
|
|
qdev_init_gpio_out(&s->busdev.qdev, &s->pl110_mux_ctrl, 1);
|
2009-08-14 12:36:05 +04:00
|
|
|
return 0;
|
2006-09-23 21:40:58 +04:00
|
|
|
}
|
2009-05-15 01:35:07 +04:00
|
|
|
|
2012-01-24 23:12:29 +04:00
|
|
|
static Property arm_sysctl_properties[] = {
|
|
|
|
DEFINE_PROP_UINT32("sys_id", arm_sysctl_state, sys_id, 0),
|
|
|
|
DEFINE_PROP_UINT32("proc_id", arm_sysctl_state, proc_id, 0),
|
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
|
|
|
static void arm_sysctl_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-01-24 23:12:29 +04:00
|
|
|
SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
|
|
|
|
|
2012-02-16 13:56:09 +04:00
|
|
|
k->init = arm_sysctl_init;
|
2011-12-08 07:34:16 +04:00
|
|
|
dc->reset = arm_sysctl_reset;
|
|
|
|
dc->vmsd = &vmstate_arm_sysctl;
|
|
|
|
dc->props = arm_sysctl_properties;
|
2012-01-24 23:12:29 +04:00
|
|
|
}
|
|
|
|
|
2011-12-08 07:34:16 +04:00
|
|
|
static TypeInfo arm_sysctl_info = {
|
|
|
|
.name = "realview_sysctl",
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(arm_sysctl_state),
|
|
|
|
.class_init = arm_sysctl_class_init,
|
2009-07-15 15:43:31 +04:00
|
|
|
};
|
|
|
|
|
2012-02-09 18:20:55 +04:00
|
|
|
static void arm_sysctl_register_types(void)
|
2009-05-15 01:35:07 +04:00
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
type_register_static(&arm_sysctl_info);
|
2009-05-15 01:35:07 +04:00
|
|
|
}
|
|
|
|
|
2012-02-09 18:20:55 +04:00
|
|
|
type_init(arm_sysctl_register_types)
|