2007-10-07 18:21:26 +04:00
|
|
|
/*
|
|
|
|
* QEMU PowerPC 4xx emulation shared definitions
|
|
|
|
*
|
|
|
|
* Copyright (c) 2007 Jocelyn Mayer
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
2016-06-29 11:12:57 +03:00
|
|
|
#ifndef PPC4XX_H
|
|
|
|
#define PPC4XX_H
|
2007-10-07 18:21:26 +04:00
|
|
|
|
|
|
|
/* PowerPC 4xx core initialization */
|
2012-12-01 07:47:33 +04:00
|
|
|
PowerPCCPU *ppc4xx_init(const char *cpu_model,
|
|
|
|
clk_setup_t *cpu_clk, clk_setup_t *tb_clk,
|
|
|
|
uint32_t sysclk);
|
2007-10-07 18:21:26 +04:00
|
|
|
|
|
|
|
/* PowerPC 4xx universal interrupt controller */
|
|
|
|
enum {
|
|
|
|
PPCUIC_OUTPUT_INT = 0,
|
|
|
|
PPCUIC_OUTPUT_CINT = 1,
|
|
|
|
PPCUIC_OUTPUT_NB,
|
|
|
|
};
|
2012-03-14 04:38:23 +04:00
|
|
|
qemu_irq *ppcuic_init (CPUPPCState *env, qemu_irq *irqs,
|
2007-10-07 18:21:26 +04:00
|
|
|
uint32_t dcr_base, int has_ssr, int has_vr);
|
|
|
|
|
2009-10-02 01:12:16 +04:00
|
|
|
ram_addr_t ppc4xx_sdram_adjust(ram_addr_t ram_size, int nr_banks,
|
2011-08-15 18:17:27 +04:00
|
|
|
MemoryRegion ram_memories[],
|
2012-10-23 14:30:10 +04:00
|
|
|
hwaddr ram_bases[],
|
|
|
|
hwaddr ram_sizes[],
|
2019-01-03 19:27:24 +03:00
|
|
|
const ram_addr_t sdram_bank_sizes[]);
|
2008-12-16 02:15:56 +03:00
|
|
|
|
2012-03-14 04:38:23 +04:00
|
|
|
void ppc4xx_sdram_init (CPUPPCState *env, qemu_irq irq, int nbanks,
|
2011-08-15 18:17:27 +04:00
|
|
|
MemoryRegion ram_memories[],
|
2012-10-23 14:30:10 +04:00
|
|
|
hwaddr *ram_bases,
|
|
|
|
hwaddr *ram_sizes,
|
2008-12-16 01:59:34 +03:00
|
|
|
int do_init);
|
|
|
|
|
2017-08-20 20:23:05 +03:00
|
|
|
void ppc4xx_mal_init(CPUPPCState *env, uint8_t txcnum, uint8_t rxcnum,
|
|
|
|
qemu_irq irqs[4]);
|
2017-08-20 20:23:05 +03:00
|
|
|
|
2012-08-20 21:08:02 +04:00
|
|
|
#define TYPE_PPC4xx_PCI_HOST_BRIDGE "ppc4xx-pcihost"
|
|
|
|
|
2016-06-29 11:12:57 +03:00
|
|
|
#endif /* PPC4XX_H */
|