2004-03-14 15:20:30 +03:00
|
|
|
/*
|
|
|
|
* QEMU PC System Emulator
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003-2004 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
#include "vl.h"
|
|
|
|
|
2004-03-15 00:46:48 +03:00
|
|
|
/* output Bochs bios info messages */
|
|
|
|
//#define DEBUG_BIOS
|
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
#define BIOS_FILENAME "bios.bin"
|
|
|
|
#define VGABIOS_FILENAME "vgabios.bin"
|
2004-06-06 19:50:03 +04:00
|
|
|
#define VGABIOS_CIRRUS_FILENAME "vgabios-cirrus.bin"
|
2004-03-14 15:20:30 +03:00
|
|
|
#define LINUX_BOOT_FILENAME "linux_boot.bin"
|
|
|
|
|
|
|
|
#define KERNEL_LOAD_ADDR 0x00100000
|
2007-03-31 23:41:22 +04:00
|
|
|
#define MAX_INITRD_LOAD_ADDR 0x38000000
|
2004-03-14 15:20:30 +03:00
|
|
|
#define KERNEL_PARAMS_ADDR 0x00090000
|
|
|
|
#define KERNEL_CMDLINE_ADDR 0x00099000
|
2007-03-31 23:41:22 +04:00
|
|
|
/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
|
|
|
|
#define ACPI_DATA_SIZE 0x10000
|
2004-03-14 15:20:30 +03:00
|
|
|
|
2004-03-20 02:05:34 +03:00
|
|
|
static fdctrl_t *floppy_controller;
|
2004-03-31 22:58:38 +04:00
|
|
|
static RTCState *rtc_state;
|
2004-05-04 03:18:25 +04:00
|
|
|
static PITState *pit;
|
2005-07-23 23:05:37 +04:00
|
|
|
static IOAPICState *ioapic;
|
2006-09-24 22:48:00 +04:00
|
|
|
static PCIDevice *i440fx_state;
|
2004-03-14 15:20:30 +03:00
|
|
|
|
2004-03-15 00:46:48 +03:00
|
|
|
static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
|
2004-03-14 15:20:30 +03:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2004-05-09 01:03:41 +04:00
|
|
|
/* MSDOS compatibility mode FPU exception support */
|
2007-04-07 22:14:41 +04:00
|
|
|
static qemu_irq ferr_irq;
|
2004-05-09 01:03:41 +04:00
|
|
|
/* XXX: add IGNNE support */
|
|
|
|
void cpu_set_ferr(CPUX86State *s)
|
|
|
|
{
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_irq_raise(ferr_irq);
|
2004-05-09 01:03:41 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
|
|
|
|
{
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_irq_lower(ferr_irq);
|
2004-05-09 01:03:41 +04:00
|
|
|
}
|
|
|
|
|
2004-05-20 18:02:14 +04:00
|
|
|
/* TSC handling */
|
|
|
|
uint64_t cpu_get_tsc(CPUX86State *env)
|
|
|
|
{
|
2006-07-14 03:20:22 +04:00
|
|
|
/* Note: when using kqemu, it is more logical to return the host TSC
|
|
|
|
because kqemu does not trap the RDTSC instruction for
|
|
|
|
performance reasons */
|
|
|
|
#if USE_KQEMU
|
|
|
|
if (env->kqemu_enabled) {
|
|
|
|
return cpu_get_real_ticks();
|
|
|
|
} else
|
|
|
|
#endif
|
|
|
|
{
|
|
|
|
return cpu_get_ticks();
|
|
|
|
}
|
2004-05-20 18:02:14 +04:00
|
|
|
}
|
|
|
|
|
2006-09-24 22:48:00 +04:00
|
|
|
/* SMM support */
|
|
|
|
void cpu_smm_update(CPUState *env)
|
|
|
|
{
|
|
|
|
if (i440fx_state && env == first_cpu)
|
|
|
|
i440fx_set_smm(i440fx_state, (env->hflags >> HF_SMM_SHIFT) & 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2005-07-02 22:11:44 +04:00
|
|
|
/* IRQ handling */
|
|
|
|
int cpu_get_pic_interrupt(CPUState *env)
|
|
|
|
{
|
|
|
|
int intno;
|
|
|
|
|
|
|
|
intno = apic_get_interrupt(env);
|
|
|
|
if (intno >= 0) {
|
|
|
|
/* set irq request if a PIC irq is still pending */
|
|
|
|
/* XXX: improve that */
|
|
|
|
pic_update_irq(isa_pic);
|
|
|
|
return intno;
|
|
|
|
}
|
|
|
|
/* read the irq from the PIC */
|
|
|
|
intno = pic_read_irq(isa_pic);
|
|
|
|
return intno;
|
|
|
|
}
|
|
|
|
|
2007-04-07 22:14:41 +04:00
|
|
|
static void pic_irq_request(void *opaque, int irq, int level)
|
2005-07-02 22:11:44 +04:00
|
|
|
{
|
2005-11-22 02:34:32 +03:00
|
|
|
CPUState *env = opaque;
|
2005-07-02 22:11:44 +04:00
|
|
|
if (level)
|
2005-11-22 02:34:32 +03:00
|
|
|
cpu_interrupt(env, CPU_INTERRUPT_HARD);
|
2005-07-02 22:11:44 +04:00
|
|
|
else
|
2005-11-22 02:34:32 +03:00
|
|
|
cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
|
2005-07-02 22:11:44 +04:00
|
|
|
}
|
|
|
|
|
2004-03-31 22:58:38 +04:00
|
|
|
/* PC cmos mappings */
|
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
#define REG_EQUIPMENT_BYTE 0x14
|
|
|
|
|
2004-05-23 20:26:20 +04:00
|
|
|
static int cmos_get_fd_drive_type(int fd0)
|
|
|
|
{
|
|
|
|
int val;
|
|
|
|
|
|
|
|
switch (fd0) {
|
|
|
|
case 0:
|
|
|
|
/* 1.44 Mb 3"5 drive */
|
|
|
|
val = 4;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
/* 2.88 Mb 3"5 drive */
|
|
|
|
val = 5;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
/* 1.2 Mb 5"5 drive */
|
|
|
|
val = 2;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
val = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2004-10-09 20:47:59 +04:00
|
|
|
static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd)
|
|
|
|
{
|
|
|
|
RTCState *s = rtc_state;
|
|
|
|
int cylinders, heads, sectors;
|
|
|
|
bdrv_get_geometry_hint(hd, &cylinders, &heads, §ors);
|
|
|
|
rtc_set_memory(s, type_ofs, 47);
|
|
|
|
rtc_set_memory(s, info_ofs, cylinders);
|
|
|
|
rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
|
|
|
|
rtc_set_memory(s, info_ofs + 2, heads);
|
|
|
|
rtc_set_memory(s, info_ofs + 3, 0xff);
|
|
|
|
rtc_set_memory(s, info_ofs + 4, 0xff);
|
|
|
|
rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
|
|
|
|
rtc_set_memory(s, info_ofs + 6, cylinders);
|
|
|
|
rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
|
|
|
|
rtc_set_memory(s, info_ofs + 8, sectors);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* hd_table must contain 4 block drivers */
|
|
|
|
static void cmos_init(int ram_size, int boot_device, BlockDriverState **hd_table)
|
2004-03-14 15:20:30 +03:00
|
|
|
{
|
2004-03-31 22:58:38 +04:00
|
|
|
RTCState *s = rtc_state;
|
2004-03-14 15:20:30 +03:00
|
|
|
int val;
|
2004-03-15 00:46:48 +03:00
|
|
|
int fd0, fd1, nb;
|
2004-10-09 20:47:59 +04:00
|
|
|
int i;
|
2004-03-31 22:58:38 +04:00
|
|
|
|
|
|
|
/* various important CMOS locations needed by PC/Bochs bios */
|
2004-03-14 15:20:30 +03:00
|
|
|
|
|
|
|
/* memory size */
|
2004-04-08 00:51:30 +04:00
|
|
|
val = 640; /* base memory in K */
|
|
|
|
rtc_set_memory(s, 0x15, val);
|
|
|
|
rtc_set_memory(s, 0x16, val >> 8);
|
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
val = (ram_size / 1024) - 1024;
|
|
|
|
if (val > 65535)
|
|
|
|
val = 65535;
|
2004-03-31 22:58:38 +04:00
|
|
|
rtc_set_memory(s, 0x17, val);
|
|
|
|
rtc_set_memory(s, 0x18, val >> 8);
|
|
|
|
rtc_set_memory(s, 0x30, val);
|
|
|
|
rtc_set_memory(s, 0x31, val >> 8);
|
2004-03-14 15:20:30 +03:00
|
|
|
|
2004-06-26 19:53:17 +04:00
|
|
|
if (ram_size > (16 * 1024 * 1024))
|
|
|
|
val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
|
|
|
|
else
|
|
|
|
val = 0;
|
2004-03-14 15:20:30 +03:00
|
|
|
if (val > 65535)
|
|
|
|
val = 65535;
|
2004-03-31 22:58:38 +04:00
|
|
|
rtc_set_memory(s, 0x34, val);
|
|
|
|
rtc_set_memory(s, 0x35, val >> 8);
|
2004-03-14 15:20:30 +03:00
|
|
|
|
|
|
|
switch(boot_device) {
|
|
|
|
case 'a':
|
|
|
|
case 'b':
|
2004-03-31 22:58:38 +04:00
|
|
|
rtc_set_memory(s, 0x3d, 0x01); /* floppy boot */
|
2006-06-14 20:03:05 +04:00
|
|
|
if (!fd_bootchk)
|
|
|
|
rtc_set_memory(s, 0x38, 0x01); /* disable signature check */
|
2004-03-14 15:20:30 +03:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
case 'c':
|
2004-03-31 22:58:38 +04:00
|
|
|
rtc_set_memory(s, 0x3d, 0x02); /* hard drive boot */
|
2004-03-14 15:20:30 +03:00
|
|
|
break;
|
|
|
|
case 'd':
|
2004-03-31 22:58:38 +04:00
|
|
|
rtc_set_memory(s, 0x3d, 0x03); /* CD-ROM boot */
|
2004-03-14 15:20:30 +03:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2004-03-15 00:46:48 +03:00
|
|
|
/* floppy type */
|
|
|
|
|
2004-03-20 02:05:34 +03:00
|
|
|
fd0 = fdctrl_get_drive_type(floppy_controller, 0);
|
|
|
|
fd1 = fdctrl_get_drive_type(floppy_controller, 1);
|
2004-03-14 15:20:30 +03:00
|
|
|
|
2004-05-23 20:26:20 +04:00
|
|
|
val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1);
|
2004-03-31 22:58:38 +04:00
|
|
|
rtc_set_memory(s, 0x10, val);
|
|
|
|
|
|
|
|
val = 0;
|
2004-03-15 00:46:48 +03:00
|
|
|
nb = 0;
|
2004-03-14 15:20:30 +03:00
|
|
|
if (fd0 < 3)
|
|
|
|
nb++;
|
|
|
|
if (fd1 < 3)
|
|
|
|
nb++;
|
|
|
|
switch (nb) {
|
|
|
|
case 0:
|
|
|
|
break;
|
|
|
|
case 1:
|
2004-03-31 22:58:38 +04:00
|
|
|
val |= 0x01; /* 1 drive, ready for boot */
|
2004-03-14 15:20:30 +03:00
|
|
|
break;
|
|
|
|
case 2:
|
2004-03-31 22:58:38 +04:00
|
|
|
val |= 0x41; /* 2 drives, ready for boot */
|
2004-03-14 15:20:30 +03:00
|
|
|
break;
|
|
|
|
}
|
2004-03-31 22:58:38 +04:00
|
|
|
val |= 0x02; /* FPU is there */
|
|
|
|
val |= 0x04; /* PS/2 mouse installed */
|
|
|
|
rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
|
|
|
|
|
2004-10-09 20:47:59 +04:00
|
|
|
/* hard drives */
|
|
|
|
|
|
|
|
rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
|
|
|
|
if (hd_table[0])
|
|
|
|
cmos_init_hd(0x19, 0x1b, hd_table[0]);
|
|
|
|
if (hd_table[1])
|
|
|
|
cmos_init_hd(0x1a, 0x24, hd_table[1]);
|
|
|
|
|
|
|
|
val = 0;
|
2004-10-13 01:50:05 +04:00
|
|
|
for (i = 0; i < 4; i++) {
|
2004-10-09 20:47:59 +04:00
|
|
|
if (hd_table[i]) {
|
2004-11-16 04:45:27 +03:00
|
|
|
int cylinders, heads, sectors, translation;
|
|
|
|
/* NOTE: bdrv_get_geometry_hint() returns the physical
|
|
|
|
geometry. It is always such that: 1 <= sects <= 63, 1
|
|
|
|
<= heads <= 16, 1 <= cylinders <= 16383. The BIOS
|
|
|
|
geometry can be different if a translation is done. */
|
|
|
|
translation = bdrv_get_translation_hint(hd_table[i]);
|
|
|
|
if (translation == BIOS_ATA_TRANSLATION_AUTO) {
|
|
|
|
bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, §ors);
|
|
|
|
if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
|
|
|
|
/* No translation. */
|
|
|
|
translation = 0;
|
|
|
|
} else {
|
|
|
|
/* LBA translation. */
|
|
|
|
translation = 1;
|
|
|
|
}
|
2004-10-13 01:50:05 +04:00
|
|
|
} else {
|
2004-11-16 04:45:27 +03:00
|
|
|
translation--;
|
2004-10-09 20:47:59 +04:00
|
|
|
}
|
|
|
|
val |= translation << (i * 2);
|
|
|
|
}
|
2004-10-13 01:50:05 +04:00
|
|
|
}
|
2004-10-09 20:47:59 +04:00
|
|
|
rtc_set_memory(s, 0x39, val);
|
2004-03-14 15:20:30 +03:00
|
|
|
}
|
|
|
|
|
2005-11-22 02:34:32 +03:00
|
|
|
void ioport_set_a20(int enable)
|
|
|
|
{
|
|
|
|
/* XXX: send to all CPUs ? */
|
|
|
|
cpu_x86_set_a20(first_cpu, enable);
|
|
|
|
}
|
|
|
|
|
|
|
|
int ioport_get_a20(void)
|
|
|
|
{
|
|
|
|
return ((first_cpu->a20_mask >> 20) & 1);
|
|
|
|
}
|
|
|
|
|
2004-04-06 00:26:03 +04:00
|
|
|
static void ioport92_write(void *opaque, uint32_t addr, uint32_t val)
|
|
|
|
{
|
2005-11-22 02:34:32 +03:00
|
|
|
ioport_set_a20((val >> 1) & 1);
|
2004-04-06 00:26:03 +04:00
|
|
|
/* XXX: bit 0 is fast reset */
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint32_t ioport92_read(void *opaque, uint32_t addr)
|
|
|
|
{
|
2005-11-22 02:34:32 +03:00
|
|
|
return ioport_get_a20() << 1;
|
2004-04-06 00:26:03 +04:00
|
|
|
}
|
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
/***********************************************************/
|
|
|
|
/* Bochs BIOS debug ports */
|
|
|
|
|
2004-03-15 00:46:48 +03:00
|
|
|
void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
|
2004-03-14 15:20:30 +03:00
|
|
|
{
|
2004-06-20 17:00:26 +04:00
|
|
|
static const char shutdown_str[8] = "Shutdown";
|
|
|
|
static int shutdown_index = 0;
|
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
switch(addr) {
|
|
|
|
/* Bochs BIOS messages */
|
|
|
|
case 0x400:
|
|
|
|
case 0x401:
|
|
|
|
fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val);
|
|
|
|
exit(1);
|
|
|
|
case 0x402:
|
|
|
|
case 0x403:
|
|
|
|
#ifdef DEBUG_BIOS
|
|
|
|
fprintf(stderr, "%c", val);
|
|
|
|
#endif
|
|
|
|
break;
|
2004-06-20 17:00:26 +04:00
|
|
|
case 0x8900:
|
|
|
|
/* same as Bochs power off */
|
|
|
|
if (val == shutdown_str[shutdown_index]) {
|
|
|
|
shutdown_index++;
|
|
|
|
if (shutdown_index == 8) {
|
|
|
|
shutdown_index = 0;
|
|
|
|
qemu_system_shutdown_request();
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
shutdown_index = 0;
|
|
|
|
}
|
|
|
|
break;
|
2004-03-14 15:20:30 +03:00
|
|
|
|
|
|
|
/* LGPL'ed VGA BIOS messages */
|
|
|
|
case 0x501:
|
|
|
|
case 0x502:
|
|
|
|
fprintf(stderr, "VGA BIOS panic, line %d\n", val);
|
|
|
|
exit(1);
|
|
|
|
case 0x500:
|
|
|
|
case 0x503:
|
|
|
|
#ifdef DEBUG_BIOS
|
|
|
|
fprintf(stderr, "%c", val);
|
|
|
|
#endif
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void bochs_bios_init(void)
|
|
|
|
{
|
2004-03-15 00:46:48 +03:00
|
|
|
register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
|
|
|
|
register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
|
|
|
|
register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
|
|
|
|
register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
|
2004-06-20 17:00:26 +04:00
|
|
|
register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
|
2004-03-15 00:46:48 +03:00
|
|
|
|
|
|
|
register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
|
|
|
|
register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
|
|
|
|
register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
|
|
|
|
register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
|
2004-03-14 15:20:30 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
int load_kernel(const char *filename, uint8_t *addr,
|
|
|
|
uint8_t *real_addr)
|
|
|
|
{
|
|
|
|
int fd, size;
|
|
|
|
int setup_sects;
|
|
|
|
|
2004-09-30 01:19:16 +04:00
|
|
|
fd = open(filename, O_RDONLY | O_BINARY);
|
2004-03-14 15:20:30 +03:00
|
|
|
if (fd < 0)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
/* load 16 bit code */
|
|
|
|
if (read(fd, real_addr, 512) != 512)
|
|
|
|
goto fail;
|
|
|
|
setup_sects = real_addr[0x1F1];
|
|
|
|
if (!setup_sects)
|
|
|
|
setup_sects = 4;
|
|
|
|
if (read(fd, real_addr + 512, setup_sects * 512) !=
|
|
|
|
setup_sects * 512)
|
|
|
|
goto fail;
|
|
|
|
|
|
|
|
/* load 32 bit code */
|
|
|
|
size = read(fd, addr, 16 * 1024 * 1024);
|
|
|
|
if (size < 0)
|
|
|
|
goto fail;
|
|
|
|
close(fd);
|
|
|
|
return size;
|
|
|
|
fail:
|
|
|
|
close(fd);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2005-11-22 02:34:32 +03:00
|
|
|
static void main_cpu_reset(void *opaque)
|
|
|
|
{
|
|
|
|
CPUState *env = opaque;
|
|
|
|
cpu_reset(env);
|
|
|
|
}
|
|
|
|
|
2004-03-15 00:46:48 +03:00
|
|
|
static const int ide_iobase[2] = { 0x1f0, 0x170 };
|
|
|
|
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
|
|
|
|
static const int ide_irq[2] = { 14, 15 };
|
|
|
|
|
|
|
|
#define NE2000_NB_MAX 6
|
|
|
|
|
2004-08-25 01:13:40 +04:00
|
|
|
static int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
|
2004-03-15 00:46:48 +03:00
|
|
|
static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
|
|
|
|
|
2004-08-25 01:13:40 +04:00
|
|
|
static int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
|
|
|
|
static int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
|
|
|
|
|
2005-01-15 15:02:56 +03:00
|
|
|
static int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
|
|
|
|
static int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
|
|
|
|
|
2005-12-18 23:34:32 +03:00
|
|
|
#ifdef HAS_AUDIO
|
2007-04-07 22:14:41 +04:00
|
|
|
static void audio_init (PCIBus *pci_bus, qemu_irq *pic)
|
2005-12-18 23:34:32 +03:00
|
|
|
{
|
|
|
|
struct soundhw *c;
|
|
|
|
int audio_enabled = 0;
|
|
|
|
|
|
|
|
for (c = soundhw; !audio_enabled && c->name; ++c) {
|
|
|
|
audio_enabled = c->enabled;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (audio_enabled) {
|
|
|
|
AudioState *s;
|
|
|
|
|
|
|
|
s = AUD_init ();
|
|
|
|
if (s) {
|
|
|
|
for (c = soundhw; c->name; ++c) {
|
|
|
|
if (c->enabled) {
|
|
|
|
if (c->isa) {
|
2007-04-07 22:14:41 +04:00
|
|
|
c->init.init_isa (s, pic);
|
2005-12-18 23:34:32 +03:00
|
|
|
}
|
|
|
|
else {
|
|
|
|
if (pci_bus) {
|
|
|
|
c->init.init_pci (pci_bus, s);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2007-04-07 22:14:41 +04:00
|
|
|
static void pc_init_ne2k_isa(NICInfo *nd, qemu_irq *pic)
|
2006-02-05 07:14:41 +03:00
|
|
|
{
|
|
|
|
static int nb_ne2k = 0;
|
|
|
|
|
|
|
|
if (nb_ne2k == NE2000_NB_MAX)
|
|
|
|
return;
|
2007-04-07 22:14:41 +04:00
|
|
|
isa_ne2000_init(ne2000_io[nb_ne2k], pic[ne2000_irq[nb_ne2k]], nd);
|
2006-02-05 07:14:41 +03:00
|
|
|
nb_ne2k++;
|
|
|
|
}
|
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
/* PC hardware initialisation */
|
2005-06-05 18:51:11 +04:00
|
|
|
static void pc_init1(int ram_size, int vga_ram_size, int boot_device,
|
|
|
|
DisplayState *ds, const char **fd_filename, int snapshot,
|
|
|
|
const char *kernel_filename, const char *kernel_cmdline,
|
2005-11-06 21:20:37 +03:00
|
|
|
const char *initrd_filename,
|
|
|
|
int pci_enabled)
|
2004-03-14 15:20:30 +03:00
|
|
|
{
|
|
|
|
char buf[1024];
|
2006-02-05 07:14:41 +03:00
|
|
|
int ret, linux_boot, initrd_size, i;
|
2007-02-09 02:09:59 +03:00
|
|
|
ram_addr_t ram_addr, vga_ram_addr, bios_offset, vga_bios_offset;
|
2007-03-31 23:41:22 +04:00
|
|
|
ram_addr_t initrd_offset;
|
2007-02-09 02:09:59 +03:00
|
|
|
int bios_size, isa_bios_size, vga_bios_size;
|
2004-06-21 23:43:00 +04:00
|
|
|
PCIBus *pci_bus;
|
2006-05-14 17:44:07 +04:00
|
|
|
int piix3_devfn = -1;
|
2005-11-22 02:34:32 +03:00
|
|
|
CPUState *env;
|
2006-02-05 07:14:41 +03:00
|
|
|
NICInfo *nd;
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_irq *cpu_irq;
|
|
|
|
qemu_irq *i8259;
|
2005-07-23 23:05:37 +04:00
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
linux_boot = (kernel_filename != NULL);
|
|
|
|
|
2005-11-22 02:34:32 +03:00
|
|
|
/* init CPUs */
|
|
|
|
for(i = 0; i < smp_cpus; i++) {
|
|
|
|
env = cpu_init();
|
|
|
|
if (i != 0)
|
2005-11-24 00:01:33 +03:00
|
|
|
env->hflags |= HF_HALTED_MASK;
|
2005-11-22 02:34:32 +03:00
|
|
|
if (smp_cpus > 1) {
|
|
|
|
/* XXX: enable it in all cases */
|
|
|
|
env->cpuid_features |= CPUID_APIC;
|
|
|
|
}
|
2006-09-24 22:48:00 +04:00
|
|
|
register_savevm("cpu", i, 4, cpu_save, cpu_load, env);
|
2005-11-22 02:34:32 +03:00
|
|
|
qemu_register_reset(main_cpu_reset, env);
|
|
|
|
if (pci_enabled) {
|
|
|
|
apic_init(env);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
/* allocate RAM */
|
2007-02-09 02:09:59 +03:00
|
|
|
ram_addr = qemu_ram_alloc(ram_size);
|
|
|
|
cpu_register_physical_memory(0, ram_size, ram_addr);
|
2004-03-14 15:20:30 +03:00
|
|
|
|
2007-02-09 02:09:59 +03:00
|
|
|
/* allocate VGA RAM */
|
|
|
|
vga_ram_addr = qemu_ram_alloc(vga_ram_size);
|
2004-06-20 17:43:27 +04:00
|
|
|
|
2007-02-09 02:09:59 +03:00
|
|
|
/* BIOS load */
|
2004-03-14 15:20:30 +03:00
|
|
|
snprintf(buf, sizeof(buf), "%s/%s", bios_dir, BIOS_FILENAME);
|
2004-06-20 17:43:27 +04:00
|
|
|
bios_size = get_image_size(buf);
|
|
|
|
if (bios_size <= 0 ||
|
2007-02-09 02:09:59 +03:00
|
|
|
(bios_size % 65536) != 0) {
|
2004-06-20 17:43:27 +04:00
|
|
|
goto bios_error;
|
|
|
|
}
|
2007-02-09 02:09:59 +03:00
|
|
|
bios_offset = qemu_ram_alloc(bios_size);
|
2004-06-20 17:43:27 +04:00
|
|
|
ret = load_image(buf, phys_ram_base + bios_offset);
|
|
|
|
if (ret != bios_size) {
|
|
|
|
bios_error:
|
2007-02-09 02:09:59 +03:00
|
|
|
fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", buf);
|
2004-03-14 15:20:30 +03:00
|
|
|
exit(1);
|
|
|
|
}
|
2004-06-20 17:43:27 +04:00
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
/* VGA BIOS load */
|
2004-06-06 19:50:03 +04:00
|
|
|
if (cirrus_vga_enabled) {
|
|
|
|
snprintf(buf, sizeof(buf), "%s/%s", bios_dir, VGABIOS_CIRRUS_FILENAME);
|
|
|
|
} else {
|
|
|
|
snprintf(buf, sizeof(buf), "%s/%s", bios_dir, VGABIOS_FILENAME);
|
|
|
|
}
|
2007-02-09 02:09:59 +03:00
|
|
|
vga_bios_size = get_image_size(buf);
|
|
|
|
if (vga_bios_size <= 0 || vga_bios_size > 65536)
|
|
|
|
goto vga_bios_error;
|
|
|
|
vga_bios_offset = qemu_ram_alloc(65536);
|
|
|
|
|
2004-06-20 17:43:27 +04:00
|
|
|
ret = load_image(buf, phys_ram_base + vga_bios_offset);
|
2007-02-09 02:09:59 +03:00
|
|
|
if (ret != vga_bios_size) {
|
|
|
|
vga_bios_error:
|
|
|
|
fprintf(stderr, "qemu: could not load VGA BIOS '%s'\n", buf);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
/* setup basic memory access */
|
2004-06-20 17:43:27 +04:00
|
|
|
cpu_register_physical_memory(0xc0000, 0x10000,
|
|
|
|
vga_bios_offset | IO_MEM_ROM);
|
|
|
|
|
|
|
|
/* map the last 128KB of the BIOS in ISA space */
|
|
|
|
isa_bios_size = bios_size;
|
|
|
|
if (isa_bios_size > (128 * 1024))
|
|
|
|
isa_bios_size = 128 * 1024;
|
|
|
|
cpu_register_physical_memory(0xd0000, (192 * 1024) - isa_bios_size,
|
|
|
|
IO_MEM_UNASSIGNED);
|
|
|
|
cpu_register_physical_memory(0x100000 - isa_bios_size,
|
|
|
|
isa_bios_size,
|
|
|
|
(bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM);
|
2007-01-05 20:39:04 +03:00
|
|
|
|
2007-02-09 02:09:59 +03:00
|
|
|
{
|
|
|
|
ram_addr_t option_rom_offset;
|
|
|
|
int size, offset;
|
|
|
|
|
|
|
|
offset = 0;
|
|
|
|
for (i = 0; i < nb_option_roms; i++) {
|
|
|
|
size = get_image_size(option_rom[i]);
|
|
|
|
if (size < 0) {
|
|
|
|
fprintf(stderr, "Could not load option rom '%s'\n",
|
|
|
|
option_rom[i]);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
if (size > (0x10000 - offset))
|
|
|
|
goto option_rom_error;
|
|
|
|
option_rom_offset = qemu_ram_alloc(size);
|
|
|
|
ret = load_image(option_rom[i], phys_ram_base + option_rom_offset);
|
|
|
|
if (ret != size) {
|
|
|
|
option_rom_error:
|
|
|
|
fprintf(stderr, "Too many option ROMS\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
size = (size + 4095) & ~4095;
|
|
|
|
cpu_register_physical_memory(0xd0000 + offset,
|
|
|
|
size, option_rom_offset | IO_MEM_ROM);
|
|
|
|
offset += size;
|
|
|
|
}
|
2007-01-05 20:39:04 +03:00
|
|
|
}
|
|
|
|
|
2004-06-20 17:43:27 +04:00
|
|
|
/* map all the bios at the top of memory */
|
|
|
|
cpu_register_physical_memory((uint32_t)(-bios_size),
|
|
|
|
bios_size, bios_offset | IO_MEM_ROM);
|
2004-03-14 15:20:30 +03:00
|
|
|
|
|
|
|
bochs_bios_init();
|
|
|
|
|
|
|
|
if (linux_boot) {
|
|
|
|
uint8_t bootsect[512];
|
2004-04-08 01:30:08 +04:00
|
|
|
uint8_t old_bootsect[512];
|
2004-03-14 15:20:30 +03:00
|
|
|
|
|
|
|
if (bs_table[0] == NULL) {
|
|
|
|
fprintf(stderr, "A disk image must be given for 'hda' when booting a Linux kernel\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
snprintf(buf, sizeof(buf), "%s/%s", bios_dir, LINUX_BOOT_FILENAME);
|
|
|
|
ret = load_image(buf, bootsect);
|
|
|
|
if (ret != sizeof(bootsect)) {
|
|
|
|
fprintf(stderr, "qemu: could not load linux boot sector '%s'\n",
|
|
|
|
buf);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
|
2004-04-08 01:30:08 +04:00
|
|
|
if (bdrv_read(bs_table[0], 0, old_bootsect, 1) >= 0) {
|
|
|
|
/* copy the MSDOS partition table */
|
|
|
|
memcpy(bootsect + 0x1be, old_bootsect + 0x1be, 0x40);
|
|
|
|
}
|
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
bdrv_set_boot_sector(bs_table[0], bootsect, sizeof(bootsect));
|
|
|
|
|
|
|
|
/* now we can load the kernel */
|
|
|
|
ret = load_kernel(kernel_filename,
|
|
|
|
phys_ram_base + KERNEL_LOAD_ADDR,
|
|
|
|
phys_ram_base + KERNEL_PARAMS_ADDR);
|
|
|
|
if (ret < 0) {
|
|
|
|
fprintf(stderr, "qemu: could not load kernel '%s'\n",
|
|
|
|
kernel_filename);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* load initrd */
|
|
|
|
initrd_size = 0;
|
2007-03-31 23:41:22 +04:00
|
|
|
initrd_offset = 0;
|
2004-03-14 15:20:30 +03:00
|
|
|
if (initrd_filename) {
|
2007-03-31 23:41:22 +04:00
|
|
|
initrd_size = get_image_size (initrd_filename);
|
|
|
|
if (initrd_size > 0) {
|
|
|
|
initrd_offset = (ram_size - initrd_size) & TARGET_PAGE_MASK;
|
|
|
|
/* Leave space for BIOS ACPI tables. */
|
|
|
|
initrd_offset -= ACPI_DATA_SIZE;
|
|
|
|
/* Avoid the last 64k to avoid 2.2.x kernel bugs. */
|
|
|
|
initrd_offset -= 0x10000;
|
|
|
|
if (initrd_offset > MAX_INITRD_LOAD_ADDR)
|
|
|
|
initrd_offset = MAX_INITRD_LOAD_ADDR;
|
|
|
|
|
|
|
|
if (initrd_size > ram_size
|
|
|
|
|| initrd_offset < KERNEL_LOAD_ADDR + ret) {
|
|
|
|
fprintf(stderr,
|
|
|
|
"qemu: memory too small for initial ram disk '%s'\n",
|
|
|
|
initrd_filename);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
initrd_size = load_image(initrd_filename,
|
|
|
|
phys_ram_base + initrd_offset);
|
|
|
|
}
|
2004-03-14 15:20:30 +03:00
|
|
|
if (initrd_size < 0) {
|
|
|
|
fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
|
|
|
|
initrd_filename);
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (initrd_size > 0) {
|
2007-03-31 23:41:22 +04:00
|
|
|
stl_raw(phys_ram_base + KERNEL_PARAMS_ADDR + 0x218, initrd_offset);
|
2004-03-14 15:20:30 +03:00
|
|
|
stl_raw(phys_ram_base + KERNEL_PARAMS_ADDR + 0x21c, initrd_size);
|
|
|
|
}
|
|
|
|
pstrcpy(phys_ram_base + KERNEL_CMDLINE_ADDR, 4096,
|
|
|
|
kernel_cmdline);
|
|
|
|
stw_raw(phys_ram_base + KERNEL_PARAMS_ADDR + 0x20, 0xA33F);
|
|
|
|
stw_raw(phys_ram_base + KERNEL_PARAMS_ADDR + 0x22,
|
|
|
|
KERNEL_CMDLINE_ADDR - KERNEL_PARAMS_ADDR);
|
|
|
|
/* loader type */
|
|
|
|
stw_raw(phys_ram_base + KERNEL_PARAMS_ADDR + 0x210, 0x01);
|
|
|
|
}
|
|
|
|
|
2007-04-07 22:14:41 +04:00
|
|
|
cpu_irq = qemu_allocate_irqs(pic_irq_request, first_cpu, 1);
|
|
|
|
i8259 = i8259_init(cpu_irq[0]);
|
|
|
|
ferr_irq = i8259[13];
|
|
|
|
|
2004-05-19 03:05:28 +04:00
|
|
|
if (pci_enabled) {
|
2007-04-07 22:14:41 +04:00
|
|
|
pci_bus = i440fx_init(&i440fx_state, i8259);
|
2007-01-10 19:23:41 +03:00
|
|
|
piix3_devfn = piix3_init(pci_bus, -1);
|
2004-06-21 23:43:00 +04:00
|
|
|
} else {
|
|
|
|
pci_bus = NULL;
|
2004-05-19 03:05:28 +04:00
|
|
|
}
|
|
|
|
|
2004-03-14 15:20:30 +03:00
|
|
|
/* init basic PC hardware */
|
2004-03-15 00:46:48 +03:00
|
|
|
register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
|
2004-03-14 15:20:30 +03:00
|
|
|
|
2004-05-09 01:03:41 +04:00
|
|
|
register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
|
|
|
|
|
2004-06-05 17:46:47 +04:00
|
|
|
if (cirrus_vga_enabled) {
|
|
|
|
if (pci_enabled) {
|
2004-06-21 23:43:00 +04:00
|
|
|
pci_cirrus_vga_init(pci_bus,
|
2007-02-09 02:09:59 +03:00
|
|
|
ds, phys_ram_base + vga_ram_addr,
|
|
|
|
vga_ram_addr, vga_ram_size);
|
2004-06-05 17:46:47 +04:00
|
|
|
} else {
|
2007-02-09 02:09:59 +03:00
|
|
|
isa_cirrus_vga_init(ds, phys_ram_base + vga_ram_addr,
|
|
|
|
vga_ram_addr, vga_ram_size);
|
2004-06-05 17:46:47 +04:00
|
|
|
}
|
2007-04-02 05:10:46 +04:00
|
|
|
} else if (vmsvga_enabled) {
|
|
|
|
if (pci_enabled)
|
|
|
|
pci_vmsvga_init(pci_bus, ds, phys_ram_base + ram_size,
|
|
|
|
ram_size, vga_ram_size);
|
|
|
|
else
|
|
|
|
fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
|
2004-06-05 17:46:47 +04:00
|
|
|
} else {
|
2006-08-17 14:45:20 +04:00
|
|
|
if (pci_enabled) {
|
2007-02-09 02:09:59 +03:00
|
|
|
pci_vga_init(pci_bus, ds, phys_ram_base + vga_ram_addr,
|
|
|
|
vga_ram_addr, vga_ram_size, 0, 0);
|
2006-08-17 14:45:20 +04:00
|
|
|
} else {
|
2007-02-09 02:09:59 +03:00
|
|
|
isa_vga_init(ds, phys_ram_base + vga_ram_addr,
|
|
|
|
vga_ram_addr, vga_ram_size);
|
2006-08-17 14:45:20 +04:00
|
|
|
}
|
2004-06-05 17:46:47 +04:00
|
|
|
}
|
2004-03-14 15:20:30 +03:00
|
|
|
|
2007-04-07 22:14:41 +04:00
|
|
|
rtc_state = rtc_init(0x70, i8259[8]);
|
2004-03-14 15:20:30 +03:00
|
|
|
|
2004-04-06 00:26:03 +04:00
|
|
|
register_ioport_read(0x92, 1, 1, ioport92_read, NULL);
|
|
|
|
register_ioport_write(0x92, 1, 1, ioport92_write, NULL);
|
|
|
|
|
2005-07-23 23:05:37 +04:00
|
|
|
if (pci_enabled) {
|
|
|
|
ioapic = ioapic_init();
|
|
|
|
}
|
2007-04-07 22:14:41 +04:00
|
|
|
pit = pit_init(0x40, i8259[0]);
|
2006-04-25 01:58:30 +04:00
|
|
|
pcspk_init(pit);
|
2005-07-23 23:05:37 +04:00
|
|
|
if (pci_enabled) {
|
|
|
|
pic_set_alt_irq_func(isa_pic, ioapic_set_irq, ioapic);
|
|
|
|
}
|
2004-03-15 00:46:48 +03:00
|
|
|
|
2004-08-25 01:13:40 +04:00
|
|
|
for(i = 0; i < MAX_SERIAL_PORTS; i++) {
|
|
|
|
if (serial_hds[i]) {
|
2007-04-07 22:14:41 +04:00
|
|
|
serial_init(serial_io[i], i8259[serial_irq[i]], serial_hds[i]);
|
2004-08-25 01:13:40 +04:00
|
|
|
}
|
|
|
|
}
|
2004-03-15 00:46:48 +03:00
|
|
|
|
2005-01-15 15:02:56 +03:00
|
|
|
for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
|
|
|
|
if (parallel_hds[i]) {
|
2007-04-07 22:14:41 +04:00
|
|
|
parallel_init(parallel_io[i], i8259[parallel_irq[i]],
|
|
|
|
parallel_hds[i]);
|
2005-01-15 15:02:56 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-02-05 07:14:41 +03:00
|
|
|
for(i = 0; i < nb_nics; i++) {
|
|
|
|
nd = &nd_table[i];
|
|
|
|
if (!nd->model) {
|
|
|
|
if (pci_enabled) {
|
|
|
|
nd->model = "ne2k_pci";
|
|
|
|
} else {
|
|
|
|
nd->model = "ne2k_isa";
|
|
|
|
}
|
2004-05-19 03:05:28 +04:00
|
|
|
}
|
2006-02-05 07:14:41 +03:00
|
|
|
if (strcmp(nd->model, "ne2k_isa") == 0) {
|
2007-04-07 22:14:41 +04:00
|
|
|
pc_init_ne2k_isa(nd, i8259);
|
2006-02-05 07:14:41 +03:00
|
|
|
} else if (pci_enabled) {
|
2007-01-10 19:17:21 +03:00
|
|
|
pci_nic_init(pci_bus, nd, -1);
|
2006-02-05 07:14:41 +03:00
|
|
|
} else {
|
|
|
|
fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model);
|
|
|
|
exit(1);
|
2004-05-19 03:05:28 +04:00
|
|
|
}
|
2006-02-05 07:14:41 +03:00
|
|
|
}
|
2004-03-15 00:46:48 +03:00
|
|
|
|
2006-02-05 07:14:41 +03:00
|
|
|
if (pci_enabled) {
|
2007-04-07 22:14:41 +04:00
|
|
|
pci_piix3_ide_init(pci_bus, bs_table, piix3_devfn + 1, i8259);
|
2006-02-05 07:14:41 +03:00
|
|
|
} else {
|
2004-05-19 03:05:28 +04:00
|
|
|
for(i = 0; i < 2; i++) {
|
2007-04-07 22:14:41 +04:00
|
|
|
isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
|
2004-05-19 03:05:28 +04:00
|
|
|
bs_table[2 * i], bs_table[2 * i + 1]);
|
|
|
|
}
|
2004-03-15 00:46:48 +03:00
|
|
|
}
|
2004-05-19 03:05:28 +04:00
|
|
|
|
2007-04-07 22:14:41 +04:00
|
|
|
i8042_init(i8259[1], i8259[12], 0x60);
|
2004-06-21 20:58:50 +04:00
|
|
|
DMA_init(0);
|
2005-12-18 23:34:32 +03:00
|
|
|
#ifdef HAS_AUDIO
|
2007-04-07 22:14:41 +04:00
|
|
|
audio_init(pci_enabled ? pci_bus : NULL, i8259);
|
2004-11-10 02:09:44 +03:00
|
|
|
#endif
|
2004-03-14 15:20:30 +03:00
|
|
|
|
2007-04-07 22:14:41 +04:00
|
|
|
floppy_controller = fdctrl_init(i8259[6], 2, 0, 0x3f0, fd_table);
|
2004-03-15 00:46:48 +03:00
|
|
|
|
2004-10-09 20:47:59 +04:00
|
|
|
cmos_init(ram_size, boot_device, bs_table);
|
2004-05-19 03:05:28 +04:00
|
|
|
|
2005-11-05 17:22:28 +03:00
|
|
|
if (pci_enabled && usb_enabled) {
|
2006-05-21 20:30:15 +04:00
|
|
|
usb_uhci_init(pci_bus, piix3_devfn + 2);
|
2005-11-05 17:22:28 +03:00
|
|
|
}
|
|
|
|
|
2006-05-04 02:02:44 +04:00
|
|
|
if (pci_enabled && acpi_enabled) {
|
2007-02-02 06:13:18 +03:00
|
|
|
uint8_t *eeprom_buf = qemu_mallocz(8 * 256); /* XXX: make this persistent */
|
2006-05-13 20:11:23 +04:00
|
|
|
piix4_pm_init(pci_bus, piix3_devfn + 3);
|
2007-02-02 06:13:18 +03:00
|
|
|
for (i = 0; i < 8; i++) {
|
|
|
|
SMBusDevice *eeprom = smbus_eeprom_device_init(0x50 + i,
|
|
|
|
eeprom_buf + (i * 256));
|
|
|
|
piix4_smbus_register_device(eeprom, 0x50 + i);
|
|
|
|
}
|
2006-05-04 02:02:44 +04:00
|
|
|
}
|
2006-09-24 22:48:00 +04:00
|
|
|
|
|
|
|
if (i440fx_state) {
|
|
|
|
i440fx_init_memory_mappings(i440fx_state);
|
|
|
|
}
|
2007-01-07 23:42:14 +03:00
|
|
|
#if 0
|
|
|
|
/* ??? Need to figure out some way for the user to
|
|
|
|
specify SCSI devices. */
|
2006-05-30 05:48:12 +04:00
|
|
|
if (pci_enabled) {
|
|
|
|
void *scsi;
|
2007-01-07 23:42:14 +03:00
|
|
|
BlockDriverState *bdrv;
|
|
|
|
|
|
|
|
scsi = lsi_scsi_init(pci_bus, -1);
|
|
|
|
bdrv = bdrv_new("scsidisk");
|
|
|
|
bdrv_open(bdrv, "scsi_disk.img", 0);
|
|
|
|
lsi_scsi_attach(scsi, bdrv, -1);
|
|
|
|
bdrv = bdrv_new("scsicd");
|
|
|
|
bdrv_open(bdrv, "scsi_cd.iso", 0);
|
|
|
|
bdrv_set_type_hint(bdrv, BDRV_TYPE_CDROM);
|
|
|
|
lsi_scsi_attach(scsi, bdrv, -1);
|
2006-05-30 05:48:12 +04:00
|
|
|
}
|
2007-01-07 23:42:14 +03:00
|
|
|
#endif
|
2004-03-14 15:20:30 +03:00
|
|
|
}
|
2005-06-05 18:51:11 +04:00
|
|
|
|
2005-11-06 21:20:37 +03:00
|
|
|
static void pc_init_pci(int ram_size, int vga_ram_size, int boot_device,
|
|
|
|
DisplayState *ds, const char **fd_filename,
|
|
|
|
int snapshot,
|
|
|
|
const char *kernel_filename,
|
|
|
|
const char *kernel_cmdline,
|
2007-03-05 22:44:02 +03:00
|
|
|
const char *initrd_filename,
|
|
|
|
const char *cpu_model)
|
2005-11-06 21:20:37 +03:00
|
|
|
{
|
|
|
|
pc_init1(ram_size, vga_ram_size, boot_device,
|
|
|
|
ds, fd_filename, snapshot,
|
|
|
|
kernel_filename, kernel_cmdline,
|
|
|
|
initrd_filename, 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void pc_init_isa(int ram_size, int vga_ram_size, int boot_device,
|
|
|
|
DisplayState *ds, const char **fd_filename,
|
|
|
|
int snapshot,
|
|
|
|
const char *kernel_filename,
|
|
|
|
const char *kernel_cmdline,
|
2007-03-05 22:44:02 +03:00
|
|
|
const char *initrd_filename,
|
|
|
|
const char *cpu_model)
|
2005-11-06 21:20:37 +03:00
|
|
|
{
|
|
|
|
pc_init1(ram_size, vga_ram_size, boot_device,
|
|
|
|
ds, fd_filename, snapshot,
|
|
|
|
kernel_filename, kernel_cmdline,
|
|
|
|
initrd_filename, 0);
|
|
|
|
}
|
|
|
|
|
2005-06-05 18:51:11 +04:00
|
|
|
QEMUMachine pc_machine = {
|
|
|
|
"pc",
|
|
|
|
"Standard PC",
|
2005-11-06 21:20:37 +03:00
|
|
|
pc_init_pci,
|
|
|
|
};
|
|
|
|
|
|
|
|
QEMUMachine isapc_machine = {
|
|
|
|
"isapc",
|
|
|
|
"ISA-only PC",
|
|
|
|
pc_init_isa,
|
2005-06-05 18:51:11 +04:00
|
|
|
};
|