2011-06-02 15:53:40 +04:00
|
|
|
/*
|
|
|
|
* QEMU PowerPC MPC8544 global util pseudo-device
|
|
|
|
*
|
|
|
|
* Copyright (C) 2011 Freescale Semiconductor, Inc. All rights reserved.
|
|
|
|
*
|
|
|
|
* Author: Alexander Graf, <alex@csgraf.de>
|
|
|
|
*
|
|
|
|
* This is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* *****************************************************************
|
|
|
|
*
|
|
|
|
* The documentation for this device is noted in the MPC8544 documentation,
|
|
|
|
* file name "MPC8544ERM.pdf". You can easily find it on the web.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2013-02-04 18:40:22 +04:00
|
|
|
#include "hw/hw.h"
|
2012-12-17 21:20:04 +04:00
|
|
|
#include "sysemu/sysemu.h"
|
2013-02-04 18:40:22 +04:00
|
|
|
#include "hw/sysbus.h"
|
2011-06-02 15:53:40 +04:00
|
|
|
|
|
|
|
#define MPC8544_GUTS_MMIO_SIZE 0x1000
|
|
|
|
#define MPC8544_GUTS_RSTCR_RESET 0x02
|
|
|
|
|
|
|
|
#define MPC8544_GUTS_ADDR_PORPLLSR 0x00
|
|
|
|
#define MPC8544_GUTS_ADDR_PORBMSR 0x04
|
|
|
|
#define MPC8544_GUTS_ADDR_PORIMPSCR 0x08
|
|
|
|
#define MPC8544_GUTS_ADDR_PORDEVSR 0x0C
|
|
|
|
#define MPC8544_GUTS_ADDR_PORDBGMSR 0x10
|
|
|
|
#define MPC8544_GUTS_ADDR_PORDEVSR2 0x14
|
|
|
|
#define MPC8544_GUTS_ADDR_GPPORCR 0x20
|
|
|
|
#define MPC8544_GUTS_ADDR_GPIOCR 0x30
|
|
|
|
#define MPC8544_GUTS_ADDR_GPOUTDR 0x40
|
|
|
|
#define MPC8544_GUTS_ADDR_GPINDR 0x50
|
|
|
|
#define MPC8544_GUTS_ADDR_PMUXCR 0x60
|
|
|
|
#define MPC8544_GUTS_ADDR_DEVDISR 0x70
|
|
|
|
#define MPC8544_GUTS_ADDR_POWMGTCSR 0x80
|
|
|
|
#define MPC8544_GUTS_ADDR_MCPSUMR 0x90
|
|
|
|
#define MPC8544_GUTS_ADDR_RSTRSCR 0x94
|
|
|
|
#define MPC8544_GUTS_ADDR_PVR 0xA0
|
|
|
|
#define MPC8544_GUTS_ADDR_SVR 0xA4
|
|
|
|
#define MPC8544_GUTS_ADDR_RSTCR 0xB0
|
|
|
|
#define MPC8544_GUTS_ADDR_IOVSELSR 0xC0
|
|
|
|
#define MPC8544_GUTS_ADDR_DDRCSR 0xB20
|
|
|
|
#define MPC8544_GUTS_ADDR_DDRCDR 0xB24
|
|
|
|
#define MPC8544_GUTS_ADDR_DDRCLKDR 0xB28
|
|
|
|
#define MPC8544_GUTS_ADDR_CLKOCR 0xE00
|
|
|
|
#define MPC8544_GUTS_ADDR_SRDS1CR1 0xF04
|
|
|
|
#define MPC8544_GUTS_ADDR_SRDS2CR1 0xF10
|
|
|
|
#define MPC8544_GUTS_ADDR_SRDS2CR3 0xF18
|
|
|
|
|
2013-06-10 00:47:34 +04:00
|
|
|
#define TYPE_MPC8544_GUTS "mpc8544-guts"
|
|
|
|
#define MPC8544_GUTS(obj) OBJECT_CHECK(GutsState, (obj), TYPE_MPC8544_GUTS)
|
|
|
|
|
2011-06-02 15:53:40 +04:00
|
|
|
struct GutsState {
|
2013-06-10 00:47:34 +04:00
|
|
|
/*< private >*/
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
|
2011-11-13 17:05:28 +04:00
|
|
|
MemoryRegion iomem;
|
2011-06-02 15:53:40 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
typedef struct GutsState GutsState;
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t mpc8544_guts_read(void *opaque, hwaddr addr,
|
2011-11-13 17:05:28 +04:00
|
|
|
unsigned size)
|
2011-06-02 15:53:40 +04:00
|
|
|
{
|
|
|
|
uint32_t value = 0;
|
2013-05-27 07:17:50 +04:00
|
|
|
PowerPCCPU *cpu = POWERPC_CPU(current_cpu);
|
|
|
|
CPUPPCState *env = &cpu->env;
|
2011-06-02 15:53:40 +04:00
|
|
|
|
|
|
|
addr &= MPC8544_GUTS_MMIO_SIZE - 1;
|
|
|
|
switch (addr) {
|
|
|
|
case MPC8544_GUTS_ADDR_PVR:
|
|
|
|
value = env->spr[SPR_PVR];
|
|
|
|
break;
|
|
|
|
case MPC8544_GUTS_ADDR_SVR:
|
|
|
|
value = env->spr[SPR_E500_SVR];
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
fprintf(stderr, "guts: Unknown register read: %x\n", (int)addr);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void mpc8544_guts_write(void *opaque, hwaddr addr,
|
2011-11-13 17:05:28 +04:00
|
|
|
uint64_t value, unsigned size)
|
2011-06-02 15:53:40 +04:00
|
|
|
{
|
|
|
|
addr &= MPC8544_GUTS_MMIO_SIZE - 1;
|
|
|
|
|
|
|
|
switch (addr) {
|
|
|
|
case MPC8544_GUTS_ADDR_RSTCR:
|
|
|
|
if (value & MPC8544_GUTS_RSTCR_RESET) {
|
|
|
|
qemu_system_reset_request();
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
fprintf(stderr, "guts: Unknown register write: %x = %x\n",
|
2011-11-13 17:05:28 +04:00
|
|
|
(int)addr, (unsigned)value);
|
2011-06-02 15:53:40 +04:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-13 17:05:28 +04:00
|
|
|
static const MemoryRegionOps mpc8544_guts_ops = {
|
|
|
|
.read = mpc8544_guts_read,
|
|
|
|
.write = mpc8544_guts_write,
|
|
|
|
.endianness = DEVICE_BIG_ENDIAN,
|
|
|
|
.valid = {
|
|
|
|
.min_access_size = 4,
|
|
|
|
.max_access_size = 4,
|
|
|
|
},
|
2011-06-02 15:53:40 +04:00
|
|
|
};
|
|
|
|
|
2013-06-10 00:47:35 +04:00
|
|
|
static void mpc8544_guts_initfn(Object *obj)
|
2011-06-02 15:53:40 +04:00
|
|
|
{
|
2013-06-10 00:47:35 +04:00
|
|
|
SysBusDevice *d = SYS_BUS_DEVICE(obj);
|
|
|
|
GutsState *s = MPC8544_GUTS(obj);
|
2011-06-02 15:53:40 +04:00
|
|
|
|
2013-06-07 05:25:08 +04:00
|
|
|
memory_region_init_io(&s->iomem, OBJECT(s), &mpc8544_guts_ops, s,
|
2013-06-10 00:47:33 +04:00
|
|
|
"mpc8544.guts", MPC8544_GUTS_MMIO_SIZE);
|
2013-06-10 00:47:35 +04:00
|
|
|
sysbus_init_mmio(d, &s->iomem);
|
2012-01-24 23:12:29 +04:00
|
|
|
}
|
|
|
|
|
2013-01-10 19:19:07 +04:00
|
|
|
static const TypeInfo mpc8544_guts_info = {
|
2013-06-10 00:47:34 +04:00
|
|
|
.name = TYPE_MPC8544_GUTS,
|
2011-12-08 07:34:16 +04:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(GutsState),
|
2013-06-10 00:47:35 +04:00
|
|
|
.instance_init = mpc8544_guts_initfn,
|
2011-06-02 15:53:40 +04:00
|
|
|
};
|
|
|
|
|
2012-02-09 18:20:55 +04:00
|
|
|
static void mpc8544_guts_register_types(void)
|
2011-06-02 15:53:40 +04:00
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
type_register_static(&mpc8544_guts_info);
|
2011-06-02 15:53:40 +04:00
|
|
|
}
|
2012-02-09 18:20:55 +04:00
|
|
|
|
|
|
|
type_init(mpc8544_guts_register_types)
|