2008-07-23 23:17:46 +04:00
|
|
|
/*
|
|
|
|
* Tiny Code Generator for QEMU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2008 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2012-12-06 15:15:58 +04:00
|
|
|
#ifndef TCG_TARGET_PPC64
|
2008-07-23 23:17:46 +04:00
|
|
|
#define TCG_TARGET_PPC64 1
|
|
|
|
|
|
|
|
#define TCG_TARGET_WORDS_BIGENDIAN
|
|
|
|
#define TCG_TARGET_NB_REGS 32
|
|
|
|
|
2011-11-09 12:03:33 +04:00
|
|
|
typedef enum {
|
2008-07-23 23:17:46 +04:00
|
|
|
TCG_REG_R0 = 0,
|
|
|
|
TCG_REG_R1,
|
|
|
|
TCG_REG_R2,
|
|
|
|
TCG_REG_R3,
|
|
|
|
TCG_REG_R4,
|
|
|
|
TCG_REG_R5,
|
|
|
|
TCG_REG_R6,
|
|
|
|
TCG_REG_R7,
|
|
|
|
TCG_REG_R8,
|
|
|
|
TCG_REG_R9,
|
|
|
|
TCG_REG_R10,
|
|
|
|
TCG_REG_R11,
|
|
|
|
TCG_REG_R12,
|
|
|
|
TCG_REG_R13,
|
|
|
|
TCG_REG_R14,
|
|
|
|
TCG_REG_R15,
|
|
|
|
TCG_REG_R16,
|
|
|
|
TCG_REG_R17,
|
|
|
|
TCG_REG_R18,
|
|
|
|
TCG_REG_R19,
|
|
|
|
TCG_REG_R20,
|
|
|
|
TCG_REG_R21,
|
|
|
|
TCG_REG_R22,
|
|
|
|
TCG_REG_R23,
|
|
|
|
TCG_REG_R24,
|
|
|
|
TCG_REG_R25,
|
|
|
|
TCG_REG_R26,
|
|
|
|
TCG_REG_R27,
|
|
|
|
TCG_REG_R28,
|
|
|
|
TCG_REG_R29,
|
|
|
|
TCG_REG_R30,
|
|
|
|
TCG_REG_R31
|
2011-11-09 12:03:33 +04:00
|
|
|
} TCGReg;
|
2008-07-23 23:17:46 +04:00
|
|
|
|
|
|
|
/* used for function call generation */
|
|
|
|
#define TCG_REG_CALL_STACK TCG_REG_R1
|
|
|
|
#define TCG_TARGET_STACK_ALIGN 16
|
2008-07-25 02:56:21 +04:00
|
|
|
#define TCG_TARGET_CALL_STACK_OFFSET 48
|
2008-07-23 23:17:46 +04:00
|
|
|
|
2013-02-02 11:43:42 +04:00
|
|
|
/* optional instructions automatically implemented */
|
|
|
|
#define TCG_TARGET_HAS_ext8u_i32 0 /* andi */
|
|
|
|
#define TCG_TARGET_HAS_ext16u_i32 0
|
2013-04-04 22:36:07 +04:00
|
|
|
#define TCG_TARGET_HAS_ext8u_i64 0
|
|
|
|
#define TCG_TARGET_HAS_ext16u_i64 0
|
|
|
|
#define TCG_TARGET_HAS_ext32u_i64 0
|
2013-02-02 11:43:42 +04:00
|
|
|
|
2008-07-23 23:17:46 +04:00
|
|
|
/* optional instructions */
|
2011-08-18 01:11:46 +04:00
|
|
|
#define TCG_TARGET_HAS_div_i32 1
|
2013-01-31 07:24:06 +04:00
|
|
|
#define TCG_TARGET_HAS_rot_i32 1
|
2011-08-18 01:11:46 +04:00
|
|
|
#define TCG_TARGET_HAS_ext8s_i32 1
|
|
|
|
#define TCG_TARGET_HAS_ext16s_i32 1
|
2013-01-31 09:16:38 +04:00
|
|
|
#define TCG_TARGET_HAS_bswap16_i32 1
|
|
|
|
#define TCG_TARGET_HAS_bswap32_i32 1
|
2011-08-22 14:40:00 +04:00
|
|
|
#define TCG_TARGET_HAS_not_i32 1
|
2011-08-18 01:11:46 +04:00
|
|
|
#define TCG_TARGET_HAS_neg_i32 1
|
2013-01-31 19:49:13 +04:00
|
|
|
#define TCG_TARGET_HAS_andc_i32 1
|
|
|
|
#define TCG_TARGET_HAS_orc_i32 1
|
|
|
|
#define TCG_TARGET_HAS_eqv_i32 1
|
|
|
|
#define TCG_TARGET_HAS_nand_i32 1
|
|
|
|
#define TCG_TARGET_HAS_nor_i32 1
|
2013-01-31 20:39:30 +04:00
|
|
|
#define TCG_TARGET_HAS_deposit_i32 1
|
2013-02-02 01:00:05 +04:00
|
|
|
#define TCG_TARGET_HAS_movcond_i32 1
|
2013-02-20 11:51:49 +04:00
|
|
|
#define TCG_TARGET_HAS_add2_i32 0
|
|
|
|
#define TCG_TARGET_HAS_sub2_i32 0
|
|
|
|
#define TCG_TARGET_HAS_mulu2_i32 0
|
2013-02-20 11:51:53 +04:00
|
|
|
#define TCG_TARGET_HAS_muls2_i32 0
|
2010-02-19 01:44:39 +03:00
|
|
|
|
2011-08-18 01:11:46 +04:00
|
|
|
#define TCG_TARGET_HAS_div_i64 1
|
2013-01-31 07:24:06 +04:00
|
|
|
#define TCG_TARGET_HAS_rot_i64 1
|
2011-08-18 01:11:46 +04:00
|
|
|
#define TCG_TARGET_HAS_ext8s_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext16s_i64 1
|
|
|
|
#define TCG_TARGET_HAS_ext32s_i64 1
|
2013-01-31 09:16:38 +04:00
|
|
|
#define TCG_TARGET_HAS_bswap16_i64 1
|
|
|
|
#define TCG_TARGET_HAS_bswap32_i64 1
|
2013-01-31 09:41:54 +04:00
|
|
|
#define TCG_TARGET_HAS_bswap64_i64 1
|
2011-08-22 14:40:00 +04:00
|
|
|
#define TCG_TARGET_HAS_not_i64 1
|
2011-08-18 01:11:46 +04:00
|
|
|
#define TCG_TARGET_HAS_neg_i64 1
|
2013-01-31 19:49:13 +04:00
|
|
|
#define TCG_TARGET_HAS_andc_i64 1
|
|
|
|
#define TCG_TARGET_HAS_orc_i64 1
|
|
|
|
#define TCG_TARGET_HAS_eqv_i64 1
|
|
|
|
#define TCG_TARGET_HAS_nand_i64 1
|
|
|
|
#define TCG_TARGET_HAS_nor_i64 1
|
2013-01-31 20:39:30 +04:00
|
|
|
#define TCG_TARGET_HAS_deposit_i64 1
|
2013-02-02 01:00:05 +04:00
|
|
|
#define TCG_TARGET_HAS_movcond_i64 1
|
2013-03-05 02:26:52 +04:00
|
|
|
#define TCG_TARGET_HAS_add2_i64 1
|
|
|
|
#define TCG_TARGET_HAS_sub2_i64 1
|
2013-03-05 04:20:51 +04:00
|
|
|
#define TCG_TARGET_HAS_mulu2_i64 1
|
|
|
|
#define TCG_TARGET_HAS_muls2_i64 1
|
2008-07-23 23:17:46 +04:00
|
|
|
|
|
|
|
#define TCG_AREG0 TCG_REG_R27
|
2009-07-18 10:08:40 +04:00
|
|
|
|
2010-06-15 04:35:27 +04:00
|
|
|
#define TCG_TARGET_EXTEND_ARGS 1
|
2012-12-06 15:15:58 +04:00
|
|
|
|
|
|
|
#endif
|