2017-02-07 21:29:59 +03:00
|
|
|
/*
|
|
|
|
* ASPEED Watchdog Controller
|
|
|
|
*
|
|
|
|
* Copyright (C) 2016-2017 IBM Corp.
|
|
|
|
*
|
|
|
|
* This code is licensed under the GPL version 2 or later. See the
|
|
|
|
* COPYING file in the top-level directory.
|
|
|
|
*/
|
2019-03-15 17:51:20 +03:00
|
|
|
|
|
|
|
#ifndef WDT_ASPEED_H
|
|
|
|
#define WDT_ASPEED_H
|
2017-02-07 21:29:59 +03:00
|
|
|
|
2019-08-12 08:23:31 +03:00
|
|
|
#include "hw/misc/aspeed_scu.h"
|
2017-02-07 21:29:59 +03:00
|
|
|
#include "hw/sysbus.h"
|
2020-09-03 23:43:22 +03:00
|
|
|
#include "qom/object.h"
|
2017-02-07 21:29:59 +03:00
|
|
|
|
|
|
|
#define TYPE_ASPEED_WDT "aspeed.wdt"
|
2020-09-16 21:25:18 +03:00
|
|
|
OBJECT_DECLARE_TYPE(AspeedWDTState, AspeedWDTClass, ASPEED_WDT)
|
2019-09-25 17:32:35 +03:00
|
|
|
#define TYPE_ASPEED_2400_WDT TYPE_ASPEED_WDT "-ast2400"
|
|
|
|
#define TYPE_ASPEED_2500_WDT TYPE_ASPEED_WDT "-ast2500"
|
2019-09-25 17:32:36 +03:00
|
|
|
#define TYPE_ASPEED_2600_WDT TYPE_ASPEED_WDT "-ast2600"
|
2024-06-04 08:44:22 +03:00
|
|
|
#define TYPE_ASPEED_2700_WDT TYPE_ASPEED_WDT "-ast2700"
|
2022-05-02 18:03:03 +03:00
|
|
|
#define TYPE_ASPEED_1030_WDT TYPE_ASPEED_WDT "-ast1030"
|
2017-02-07 21:29:59 +03:00
|
|
|
|
2024-06-04 08:44:22 +03:00
|
|
|
#define ASPEED_WDT_REGS_MAX (0x80 / 4)
|
2017-02-07 21:29:59 +03:00
|
|
|
|
2020-09-03 23:43:22 +03:00
|
|
|
struct AspeedWDTState {
|
2017-02-07 21:29:59 +03:00
|
|
|
/*< private >*/
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
QEMUTimer *timer;
|
|
|
|
|
|
|
|
/*< public >*/
|
|
|
|
MemoryRegion iomem;
|
|
|
|
uint32_t regs[ASPEED_WDT_REGS_MAX];
|
|
|
|
|
2019-07-01 19:26:18 +03:00
|
|
|
AspeedSCUState *scu;
|
2017-02-07 21:29:59 +03:00
|
|
|
uint32_t pclk_freq;
|
2020-09-03 23:43:22 +03:00
|
|
|
};
|
2017-02-07 21:29:59 +03:00
|
|
|
|
2019-09-25 17:32:35 +03:00
|
|
|
|
2020-09-03 23:43:22 +03:00
|
|
|
struct AspeedWDTClass {
|
2019-09-25 17:32:35 +03:00
|
|
|
SysBusDeviceClass parent_class;
|
|
|
|
|
2023-02-07 11:02:05 +03:00
|
|
|
uint32_t iosize;
|
2019-09-25 17:32:35 +03:00
|
|
|
uint32_t ext_pulse_width_mask;
|
|
|
|
uint32_t reset_ctrl_reg;
|
|
|
|
void (*reset_pulse)(AspeedWDTState *s, uint32_t property);
|
2019-11-19 17:12:03 +03:00
|
|
|
void (*wdt_reload)(AspeedWDTState *s);
|
2021-09-20 09:50:59 +03:00
|
|
|
uint64_t (*sanitize_ctrl)(uint64_t data);
|
2022-05-02 18:03:03 +03:00
|
|
|
uint32_t default_status;
|
|
|
|
uint32_t default_reload_value;
|
2020-09-03 23:43:22 +03:00
|
|
|
};
|
2019-09-25 17:32:35 +03:00
|
|
|
|
2019-03-15 17:51:20 +03:00
|
|
|
#endif /* WDT_ASPEED_H */
|