2016-06-10 03:59:01 +03:00
|
|
|
/*
|
|
|
|
* sPAPR CPU core device, acts as container of CPU thread devices.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2016 Bharata B Rao <bharata@linux.vnet.ibm.com>
|
|
|
|
*
|
|
|
|
* This work is licensed under the terms of the GNU GPL, version 2 or later.
|
|
|
|
* See the COPYING file in the top-level directory.
|
|
|
|
*/
|
2017-10-17 19:43:53 +03:00
|
|
|
#include "qemu/osdep.h"
|
2016-06-10 03:59:01 +03:00
|
|
|
#include "hw/cpu/core.h"
|
|
|
|
#include "hw/ppc/spapr_cpu_core.h"
|
2016-10-11 09:56:52 +03:00
|
|
|
#include "target/ppc/cpu.h"
|
2016-06-10 03:59:01 +03:00
|
|
|
#include "hw/ppc/spapr.h"
|
|
|
|
#include "hw/boards.h"
|
|
|
|
#include "qapi/error.h"
|
2016-06-22 20:11:19 +03:00
|
|
|
#include "sysemu/cpus.h"
|
2017-02-23 03:39:18 +03:00
|
|
|
#include "sysemu/kvm.h"
|
2016-10-11 09:56:52 +03:00
|
|
|
#include "target/ppc/kvm_ppc.h"
|
2016-06-10 03:59:02 +03:00
|
|
|
#include "hw/ppc/ppc.h"
|
2016-10-11 09:56:52 +03:00
|
|
|
#include "target/ppc/mmu-hash64.h"
|
2016-06-22 20:11:19 +03:00
|
|
|
#include "sysemu/numa.h"
|
2017-09-25 14:00:02 +03:00
|
|
|
#include "sysemu/hw_accel.h"
|
2017-02-23 03:39:18 +03:00
|
|
|
#include "qemu/error-report.h"
|
2016-06-10 03:59:02 +03:00
|
|
|
|
|
|
|
static void spapr_cpu_reset(void *opaque)
|
|
|
|
{
|
|
|
|
PowerPCCPU *cpu = opaque;
|
|
|
|
CPUState *cs = CPU(cpu);
|
|
|
|
CPUPPCState *env = &cpu->env;
|
2017-11-24 10:05:49 +03:00
|
|
|
PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
|
2018-04-05 09:02:51 +03:00
|
|
|
target_ulong lpcr;
|
2016-06-10 03:59:02 +03:00
|
|
|
|
|
|
|
cpu_reset(cs);
|
|
|
|
|
2018-04-05 08:49:23 +03:00
|
|
|
/* Set compatibility mode to match the boot CPU, which was either set
|
|
|
|
* by the machine reset code or by CAS. This should never fail.
|
|
|
|
*/
|
|
|
|
ppc_set_compat(cpu, POWERPC_CPU(first_cpu)->compat_pvr, &error_abort);
|
|
|
|
|
2016-06-10 03:59:02 +03:00
|
|
|
/* All CPUs start halted. CPU0 is unhalted from the machine level
|
|
|
|
* reset code and the rest are explicitly started up by the guest
|
|
|
|
* using an RTAS call */
|
|
|
|
cs->halted = 1;
|
|
|
|
|
|
|
|
env->spr[SPR_HIOR] = 0;
|
2017-11-24 10:05:49 +03:00
|
|
|
|
2018-04-05 09:02:51 +03:00
|
|
|
lpcr = env->spr[SPR_LPCR];
|
|
|
|
|
|
|
|
/* Set emulated LPCR to not send interrupts to hypervisor. Note that
|
|
|
|
* under KVM, the actual HW LPCR will be set differently by KVM itself,
|
|
|
|
* the settings below ensure proper operations with TCG in absence of
|
|
|
|
* a real hypervisor.
|
|
|
|
*
|
|
|
|
* Clearing VPM0 will also cause us to use RMOR in mmu-hash64.c for
|
|
|
|
* real mode accesses, which thankfully defaults to 0 and isn't
|
|
|
|
* accessible in guest mode.
|
2018-04-05 09:27:18 +03:00
|
|
|
*
|
|
|
|
* Disable Power-saving mode Exit Cause exceptions for the CPU, so
|
|
|
|
* we don't get spurious wakups before an RTAS start-cpu call.
|
2018-04-05 09:02:51 +03:00
|
|
|
*/
|
2018-04-05 09:27:18 +03:00
|
|
|
lpcr &= ~(LPCR_VPM0 | LPCR_VPM1 | LPCR_ISL | LPCR_KBV | pcc->lpcr_pm);
|
2018-04-05 09:02:51 +03:00
|
|
|
lpcr |= LPCR_LPES0 | LPCR_LPES1;
|
|
|
|
|
|
|
|
/* Set RMLS to the max (ie, 16G) */
|
|
|
|
lpcr &= ~LPCR_RMLS;
|
|
|
|
lpcr |= 1ull << LPCR_RMLS_SHIFT;
|
|
|
|
|
|
|
|
ppc_store_lpcr(cpu, lpcr);
|
|
|
|
|
|
|
|
/* Set a full AMOR so guest can use the AMR as it sees fit */
|
|
|
|
env->spr[SPR_AMOR] = 0xffffffffffffffffull;
|
2016-06-10 03:59:02 +03:00
|
|
|
}
|
|
|
|
|
2018-05-01 09:22:49 +03:00
|
|
|
void spapr_cpu_set_entry_state(PowerPCCPU *cpu, target_ulong nip, target_ulong r3)
|
|
|
|
{
|
2018-04-05 09:27:18 +03:00
|
|
|
PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
|
2018-05-01 09:22:49 +03:00
|
|
|
CPUPPCState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->nip = nip;
|
|
|
|
env->gpr[3] = r3;
|
|
|
|
CPU(cpu)->halted = 0;
|
2018-04-05 09:27:18 +03:00
|
|
|
/* Enable Power-saving mode Exit Cause exceptions */
|
|
|
|
ppc_store_lpcr(cpu, env->spr[SPR_LPCR] | pcc->lpcr_pm);
|
2018-05-01 09:22:49 +03:00
|
|
|
}
|
|
|
|
|
2016-06-10 03:59:05 +03:00
|
|
|
static void spapr_cpu_destroy(PowerPCCPU *cpu)
|
|
|
|
{
|
|
|
|
qemu_unregister_reset(spapr_cpu_reset, cpu);
|
|
|
|
}
|
|
|
|
|
2016-11-08 08:33:32 +03:00
|
|
|
static void spapr_cpu_init(sPAPRMachineState *spapr, PowerPCCPU *cpu,
|
|
|
|
Error **errp)
|
2016-06-10 03:59:02 +03:00
|
|
|
{
|
|
|
|
CPUPPCState *env = &cpu->env;
|
|
|
|
|
|
|
|
/* Set time-base frequency to 512 MHz */
|
|
|
|
cpu_ppc_tb_init(env, SPAPR_TIMEBASE_FREQ);
|
|
|
|
|
2018-04-05 09:02:51 +03:00
|
|
|
cpu_ppc_set_vhyp(cpu, PPC_VIRTUAL_HYPERVISOR(spapr));
|
|
|
|
kvmppc_set_papr(cpu);
|
2016-06-10 03:59:02 +03:00
|
|
|
|
|
|
|
qemu_register_reset(spapr_cpu_reset, cpu);
|
2016-06-10 03:59:04 +03:00
|
|
|
spapr_cpu_reset(cpu);
|
2016-06-10 03:59:02 +03:00
|
|
|
}
|
2016-06-10 03:59:01 +03:00
|
|
|
|
2016-06-10 03:59:03 +03:00
|
|
|
/*
|
|
|
|
* Return the sPAPR CPU core type for @model which essentially is the CPU
|
|
|
|
* model specified with -cpu cmdline option.
|
|
|
|
*/
|
2017-10-09 22:51:05 +03:00
|
|
|
const char *spapr_get_cpu_core_type(const char *cpu_type)
|
2016-06-10 03:59:03 +03:00
|
|
|
{
|
2017-10-09 22:51:05 +03:00
|
|
|
int len = strlen(cpu_type) - strlen(POWERPC_CPU_TYPE_SUFFIX);
|
|
|
|
char *core_type = g_strdup_printf(SPAPR_CPU_CORE_TYPE_NAME("%.*s"),
|
|
|
|
len, cpu_type);
|
|
|
|
ObjectClass *oc = object_class_by_name(core_type);
|
|
|
|
|
|
|
|
g_free(core_type);
|
|
|
|
if (!oc) {
|
|
|
|
return NULL;
|
2016-08-09 19:59:59 +03:00
|
|
|
}
|
|
|
|
|
2017-10-09 22:51:05 +03:00
|
|
|
return object_class_get_name(oc);
|
2016-06-10 03:59:03 +03:00
|
|
|
}
|
|
|
|
|
2017-02-03 13:51:57 +03:00
|
|
|
static void spapr_cpu_core_unrealizefn(DeviceState *dev, Error **errp)
|
2016-06-10 03:59:05 +03:00
|
|
|
{
|
|
|
|
sPAPRCPUCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
|
|
|
|
CPUCore *cc = CPU_CORE(dev);
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < cc->nr_threads; i++) {
|
2017-11-20 12:19:54 +03:00
|
|
|
Object *obj = OBJECT(sc->threads[i]);
|
2016-06-10 03:59:05 +03:00
|
|
|
DeviceState *dev = DEVICE(obj);
|
|
|
|
CPUState *cs = CPU(dev);
|
|
|
|
PowerPCCPU *cpu = POWERPC_CPU(cs);
|
|
|
|
|
|
|
|
spapr_cpu_destroy(cpu);
|
2017-04-12 11:15:07 +03:00
|
|
|
object_unparent(cpu->intc);
|
2016-06-10 03:59:05 +03:00
|
|
|
cpu_remove_sync(cs);
|
|
|
|
object_unparent(obj);
|
|
|
|
}
|
2016-06-29 23:50:45 +03:00
|
|
|
g_free(sc->threads);
|
2016-06-10 03:59:05 +03:00
|
|
|
}
|
|
|
|
|
2017-09-12 09:51:21 +03:00
|
|
|
static void spapr_cpu_core_realize_child(Object *child,
|
|
|
|
sPAPRMachineState *spapr, Error **errp)
|
2016-06-10 03:59:01 +03:00
|
|
|
{
|
2016-07-01 08:14:39 +03:00
|
|
|
Error *local_err = NULL;
|
2016-06-10 03:59:01 +03:00
|
|
|
CPUState *cs = CPU(child);
|
|
|
|
PowerPCCPU *cpu = POWERPC_CPU(cs);
|
2017-04-03 10:45:58 +03:00
|
|
|
|
2017-06-08 16:42:59 +03:00
|
|
|
object_property_set_bool(child, true, "realized", &local_err);
|
2017-04-03 10:45:58 +03:00
|
|
|
if (local_err) {
|
2017-05-15 14:39:55 +03:00
|
|
|
goto error;
|
2017-04-03 10:45:58 +03:00
|
|
|
}
|
2016-06-10 03:59:01 +03:00
|
|
|
|
2017-06-08 16:42:59 +03:00
|
|
|
spapr_cpu_init(spapr, cpu, &local_err);
|
2016-06-29 23:50:32 +03:00
|
|
|
if (local_err) {
|
2017-05-15 14:39:55 +03:00
|
|
|
goto error;
|
2016-06-10 03:59:01 +03:00
|
|
|
}
|
|
|
|
|
2017-12-01 19:06:01 +03:00
|
|
|
cpu->intc = icp_create(child, spapr->icp_type, XICS_FABRIC(spapr),
|
|
|
|
&local_err);
|
2016-06-29 23:50:32 +03:00
|
|
|
if (local_err) {
|
2017-12-01 19:06:00 +03:00
|
|
|
goto error;
|
2016-06-10 03:59:01 +03:00
|
|
|
}
|
2017-04-03 10:45:58 +03:00
|
|
|
|
2017-05-15 14:39:55 +03:00
|
|
|
return;
|
|
|
|
|
2017-06-16 04:37:53 +03:00
|
|
|
error:
|
2017-05-15 14:39:55 +03:00
|
|
|
error_propagate(errp, local_err);
|
2016-06-10 03:59:01 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void spapr_cpu_core_realize(DeviceState *dev, Error **errp)
|
|
|
|
{
|
2017-10-12 19:30:23 +03:00
|
|
|
/* We don't use SPAPR_MACHINE() in order to exit gracefully if the user
|
|
|
|
* tries to add a sPAPR CPU core to a non-pseries machine.
|
|
|
|
*/
|
|
|
|
sPAPRMachineState *spapr =
|
|
|
|
(sPAPRMachineState *) object_dynamic_cast(qdev_get_machine(),
|
|
|
|
TYPE_SPAPR_MACHINE);
|
2016-06-10 03:59:01 +03:00
|
|
|
sPAPRCPUCore *sc = SPAPR_CPU_CORE(OBJECT(dev));
|
2016-09-12 10:57:20 +03:00
|
|
|
sPAPRCPUCoreClass *scc = SPAPR_CPU_CORE_GET_CLASS(OBJECT(dev));
|
2016-06-10 03:59:01 +03:00
|
|
|
CPUCore *cc = CPU_CORE(OBJECT(dev));
|
|
|
|
Error *local_err = NULL;
|
2017-11-20 12:19:54 +03:00
|
|
|
Object *obj;
|
2016-07-01 08:14:39 +03:00
|
|
|
int i, j;
|
2016-06-10 03:59:01 +03:00
|
|
|
|
2017-10-12 19:30:23 +03:00
|
|
|
if (!spapr) {
|
|
|
|
error_setg(errp, TYPE_SPAPR_CPU_CORE " needs a pseries machine");
|
2017-08-24 06:52:32 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2017-11-20 12:19:54 +03:00
|
|
|
sc->threads = g_new(PowerPCCPU *, cc->nr_threads);
|
2016-06-10 03:59:01 +03:00
|
|
|
for (i = 0; i < cc->nr_threads; i++) {
|
|
|
|
char id[32];
|
2016-07-21 18:54:37 +03:00
|
|
|
CPUState *cs;
|
2017-05-30 19:24:00 +03:00
|
|
|
PowerPCCPU *cpu;
|
2016-07-21 18:54:37 +03:00
|
|
|
|
2017-11-20 12:19:54 +03:00
|
|
|
obj = object_new(scc->cpu_type);
|
2016-06-10 03:59:01 +03:00
|
|
|
|
2016-07-21 18:54:37 +03:00
|
|
|
cs = CPU(obj);
|
2017-11-20 12:19:54 +03:00
|
|
|
cpu = sc->threads[i] = POWERPC_CPU(obj);
|
2016-07-21 18:54:37 +03:00
|
|
|
cs->cpu_index = cc->core_id + i;
|
2018-02-14 22:40:35 +03:00
|
|
|
spapr_set_vcpu_id(cpu, cs->cpu_index, &local_err);
|
|
|
|
if (local_err) {
|
2017-08-31 09:38:46 +03:00
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
2017-02-24 12:26:56 +03:00
|
|
|
|
2017-05-10 14:29:53 +03:00
|
|
|
/* Set NUMA node for the threads belonged to core */
|
2017-05-30 19:24:00 +03:00
|
|
|
cpu->node_id = sc->node_id;
|
2017-02-24 12:26:56 +03:00
|
|
|
|
2016-06-10 03:59:01 +03:00
|
|
|
snprintf(id, sizeof(id), "thread[%d]", i);
|
|
|
|
object_property_add_child(OBJECT(sc), id, obj, &local_err);
|
|
|
|
if (local_err) {
|
|
|
|
goto err;
|
|
|
|
}
|
2016-06-29 23:50:20 +03:00
|
|
|
object_unref(obj);
|
2016-06-10 03:59:01 +03:00
|
|
|
}
|
2016-07-01 08:14:39 +03:00
|
|
|
|
|
|
|
for (j = 0; j < cc->nr_threads; j++) {
|
2017-11-20 12:19:54 +03:00
|
|
|
obj = OBJECT(sc->threads[j]);
|
2016-07-01 08:14:39 +03:00
|
|
|
|
2017-09-12 09:51:21 +03:00
|
|
|
spapr_cpu_core_realize_child(obj, spapr, &local_err);
|
2016-07-01 08:14:39 +03:00
|
|
|
if (local_err) {
|
|
|
|
goto err;
|
|
|
|
}
|
2016-06-10 03:59:01 +03:00
|
|
|
}
|
2016-07-01 08:14:39 +03:00
|
|
|
return;
|
2016-06-10 03:59:01 +03:00
|
|
|
|
|
|
|
err:
|
2016-06-27 19:28:15 +03:00
|
|
|
while (--i >= 0) {
|
2017-11-20 12:19:54 +03:00
|
|
|
obj = OBJECT(sc->threads[i]);
|
2016-06-10 03:59:01 +03:00
|
|
|
object_unparent(obj);
|
|
|
|
}
|
|
|
|
g_free(sc->threads);
|
|
|
|
error_propagate(errp, local_err);
|
|
|
|
}
|
|
|
|
|
2017-05-10 14:29:46 +03:00
|
|
|
static Property spapr_cpu_core_properties[] = {
|
|
|
|
DEFINE_PROP_INT32("node-id", sPAPRCPUCore, node_id, CPU_UNSET_NUMA_NODE_ID),
|
|
|
|
DEFINE_PROP_END_OF_LIST()
|
|
|
|
};
|
|
|
|
|
2017-10-09 22:51:02 +03:00
|
|
|
static void spapr_cpu_core_class_init(ObjectClass *oc, void *data)
|
2016-06-10 03:59:01 +03:00
|
|
|
{
|
2016-09-12 10:57:20 +03:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
|
|
|
sPAPRCPUCoreClass *scc = SPAPR_CPU_CORE_CLASS(oc);
|
|
|
|
|
|
|
|
dc->realize = spapr_cpu_core_realize;
|
2017-02-03 13:51:57 +03:00
|
|
|
dc->unrealize = spapr_cpu_core_unrealizefn;
|
2017-05-10 14:29:46 +03:00
|
|
|
dc->props = spapr_cpu_core_properties;
|
2017-10-09 22:51:01 +03:00
|
|
|
scc->cpu_type = data;
|
2016-06-10 03:59:01 +03:00
|
|
|
}
|
|
|
|
|
2017-10-09 22:51:00 +03:00
|
|
|
#define DEFINE_SPAPR_CPU_CORE_TYPE(cpu_model) \
|
|
|
|
{ \
|
|
|
|
.parent = TYPE_SPAPR_CPU_CORE, \
|
2017-10-09 22:51:01 +03:00
|
|
|
.class_data = (void *) POWERPC_CPU_TYPE_NAME(cpu_model), \
|
2017-10-09 22:51:00 +03:00
|
|
|
.class_init = spapr_cpu_core_class_init, \
|
|
|
|
.name = SPAPR_CPU_CORE_TYPE_NAME(cpu_model), \
|
2016-06-10 03:59:01 +03:00
|
|
|
}
|
|
|
|
|
2017-10-09 22:51:00 +03:00
|
|
|
static const TypeInfo spapr_cpu_core_type_infos[] = {
|
|
|
|
{
|
|
|
|
.name = TYPE_SPAPR_CPU_CORE,
|
|
|
|
.parent = TYPE_CPU_CORE,
|
|
|
|
.abstract = true,
|
|
|
|
.instance_size = sizeof(sPAPRCPUCore),
|
|
|
|
.class_size = sizeof(sPAPRCPUCoreClass),
|
|
|
|
},
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("970_v2.2"),
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("970mp_v1.0"),
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("970mp_v1.1"),
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("power5+_v2.1"),
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("power7_v2.3"),
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("power7+_v2.1"),
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("power8_v2.0"),
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("power8e_v2.1"),
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("power8nvl_v1.0"),
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("power9_v1.0"),
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("power9_v2.0"),
|
2017-10-09 22:51:02 +03:00
|
|
|
#ifdef CONFIG_KVM
|
|
|
|
DEFINE_SPAPR_CPU_CORE_TYPE("host"),
|
|
|
|
#endif
|
2017-10-09 22:51:00 +03:00
|
|
|
};
|
|
|
|
|
|
|
|
DEFINE_TYPES(spapr_cpu_core_type_infos)
|