2018-03-02 15:31:13 +03:00
|
|
|
/*
|
|
|
|
* Spike machine interface
|
|
|
|
*
|
|
|
|
* Copyright (c) 2017 SiFive, Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2 or later, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2018-03-05 09:20:53 +03:00
|
|
|
#ifndef HW_RISCV_SPIKE_H
|
|
|
|
#define HW_RISCV_SPIKE_H
|
2018-03-02 15:31:13 +03:00
|
|
|
|
2019-08-12 08:23:31 +03:00
|
|
|
#include "hw/riscv/riscv_hart.h"
|
|
|
|
#include "hw/sysbus.h"
|
|
|
|
|
2018-03-02 15:31:13 +03:00
|
|
|
typedef struct {
|
|
|
|
/*< private >*/
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
|
|
|
/*< public >*/
|
|
|
|
RISCVHartArrayState soc;
|
|
|
|
void *fdt;
|
|
|
|
int fdt_size;
|
|
|
|
} SpikeState;
|
|
|
|
|
|
|
|
enum {
|
|
|
|
SPIKE_MROM,
|
|
|
|
SPIKE_CLINT,
|
|
|
|
SPIKE_DRAM
|
|
|
|
};
|
|
|
|
|
2018-03-03 04:30:07 +03:00
|
|
|
enum {
|
|
|
|
SPIKE_CLOCK_FREQ = 1000000000
|
|
|
|
};
|
|
|
|
|
2018-03-02 15:31:13 +03:00
|
|
|
#if defined(TARGET_RISCV32)
|
|
|
|
#define SPIKE_V1_09_1_CPU TYPE_RISCV_CPU_RV32GCSU_V1_09_1
|
|
|
|
#define SPIKE_V1_10_0_CPU TYPE_RISCV_CPU_RV32GCSU_V1_10_0
|
|
|
|
#elif defined(TARGET_RISCV64)
|
|
|
|
#define SPIKE_V1_09_1_CPU TYPE_RISCV_CPU_RV64GCSU_V1_09_1
|
|
|
|
#define SPIKE_V1_10_0_CPU TYPE_RISCV_CPU_RV64GCSU_V1_10_0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif
|