2007-09-29 23:40:09 +04:00
|
|
|
/*
|
|
|
|
* SuperH Timer modules.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2007 Magnus Damm
|
|
|
|
* Based on arm_timer.c by Paul Brook
|
|
|
|
* Copyright (c) 2005-2006 CodeSourcery.
|
|
|
|
*
|
2011-06-26 06:21:35 +04:00
|
|
|
* This code is licensed under the GPL.
|
2007-09-29 23:40:09 +04:00
|
|
|
*/
|
|
|
|
|
2016-01-26 21:17:18 +03:00
|
|
|
#include "qemu/osdep.h"
|
2020-05-04 11:16:52 +03:00
|
|
|
#include "exec/memory.h"
|
2021-10-30 00:02:09 +03:00
|
|
|
#include "qemu/log.h"
|
2019-08-12 08:23:42 +03:00
|
|
|
#include "hw/irq.h"
|
2013-02-05 20:06:20 +04:00
|
|
|
#include "hw/sh4/sh.h"
|
2020-05-04 11:16:52 +03:00
|
|
|
#include "hw/timer/tmu012.h"
|
2013-02-04 18:40:22 +04:00
|
|
|
#include "hw/ptimer.h"
|
2021-10-30 00:02:09 +03:00
|
|
|
#include "trace.h"
|
2007-09-29 23:40:09 +04:00
|
|
|
|
|
|
|
#define TIMER_TCR_TPSC (7 << 0)
|
|
|
|
#define TIMER_TCR_CKEG (3 << 3)
|
|
|
|
#define TIMER_TCR_UNIE (1 << 5)
|
|
|
|
#define TIMER_TCR_ICPE (3 << 6)
|
|
|
|
#define TIMER_TCR_UNF (1 << 8)
|
|
|
|
#define TIMER_TCR_ICPF (1 << 9)
|
|
|
|
#define TIMER_TCR_RESERVED (0x3f << 10)
|
|
|
|
|
|
|
|
#define TIMER_FEAT_CAPT (1 << 0)
|
|
|
|
#define TIMER_FEAT_EXTCLK (1 << 1)
|
|
|
|
|
2009-02-07 18:18:47 +03:00
|
|
|
#define OFFSET_TCOR 0
|
|
|
|
#define OFFSET_TCNT 1
|
|
|
|
#define OFFSET_TCR 2
|
|
|
|
#define OFFSET_TCPR 3
|
|
|
|
|
2007-09-29 23:40:09 +04:00
|
|
|
typedef struct {
|
|
|
|
ptimer_state *timer;
|
|
|
|
uint32_t tcnt;
|
|
|
|
uint32_t tcor;
|
|
|
|
uint32_t tcr;
|
|
|
|
uint32_t tcpr;
|
|
|
|
int freq;
|
|
|
|
int int_level;
|
2007-12-12 04:11:42 +03:00
|
|
|
int old_level;
|
2007-09-29 23:40:09 +04:00
|
|
|
int feat;
|
|
|
|
int enabled;
|
2008-11-22 00:06:42 +03:00
|
|
|
qemu_irq irq;
|
2021-10-30 00:02:09 +03:00
|
|
|
} SHTimerState;
|
2007-09-29 23:40:09 +04:00
|
|
|
|
|
|
|
/* Check all active timers, and schedule the next timer interrupt. */
|
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
static void sh_timer_update(SHTimerState *s)
|
2007-09-29 23:40:09 +04:00
|
|
|
{
|
2007-12-12 04:11:42 +03:00
|
|
|
int new_level = s->int_level && (s->tcr & TIMER_TCR_UNIE);
|
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
if (new_level != s->old_level) {
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_set_irq(s->irq, new_level);
|
2021-10-30 00:02:09 +03:00
|
|
|
}
|
2007-12-12 04:11:42 +03:00
|
|
|
s->old_level = s->int_level;
|
|
|
|
s->int_level = new_level;
|
2007-09-29 23:40:09 +04:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint32_t sh_timer_read(void *opaque, hwaddr offset)
|
2007-09-29 23:40:09 +04:00
|
|
|
{
|
2021-10-30 00:02:09 +03:00
|
|
|
SHTimerState *s = opaque;
|
2007-09-29 23:40:09 +04:00
|
|
|
|
|
|
|
switch (offset >> 2) {
|
2009-02-07 18:18:47 +03:00
|
|
|
case OFFSET_TCOR:
|
2007-09-29 23:40:09 +04:00
|
|
|
return s->tcor;
|
2009-02-07 18:18:47 +03:00
|
|
|
case OFFSET_TCNT:
|
2007-09-29 23:40:09 +04:00
|
|
|
return ptimer_get_count(s->timer);
|
2009-02-07 18:18:47 +03:00
|
|
|
case OFFSET_TCR:
|
2007-09-29 23:40:09 +04:00
|
|
|
return s->tcr | (s->int_level ? TIMER_TCR_UNF : 0);
|
2009-02-07 18:18:47 +03:00
|
|
|
case OFFSET_TCPR:
|
2021-10-30 00:02:09 +03:00
|
|
|
if (s->feat & TIMER_FEAT_CAPT) {
|
2007-09-29 23:40:09 +04:00
|
|
|
return s->tcpr;
|
2021-10-30 00:02:09 +03:00
|
|
|
}
|
2007-09-29 23:40:09 +04:00
|
|
|
}
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
|
|
|
|
__func__, offset);
|
|
|
|
return 0;
|
2007-09-29 23:40:09 +04:00
|
|
|
}
|
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
static void sh_timer_write(void *opaque, hwaddr offset, uint32_t value)
|
2007-09-29 23:40:09 +04:00
|
|
|
{
|
2021-10-30 00:02:09 +03:00
|
|
|
SHTimerState *s = opaque;
|
2007-09-29 23:40:09 +04:00
|
|
|
int freq;
|
|
|
|
|
|
|
|
switch (offset >> 2) {
|
2009-02-07 18:18:47 +03:00
|
|
|
case OFFSET_TCOR:
|
2007-09-29 23:40:09 +04:00
|
|
|
s->tcor = value;
|
2019-10-22 18:50:36 +03:00
|
|
|
ptimer_transaction_begin(s->timer);
|
2007-09-29 23:40:09 +04:00
|
|
|
ptimer_set_limit(s->timer, s->tcor, 0);
|
2019-10-22 18:50:36 +03:00
|
|
|
ptimer_transaction_commit(s->timer);
|
2007-09-29 23:40:09 +04:00
|
|
|
break;
|
2009-02-07 18:18:47 +03:00
|
|
|
case OFFSET_TCNT:
|
2007-09-29 23:40:09 +04:00
|
|
|
s->tcnt = value;
|
2019-10-22 18:50:36 +03:00
|
|
|
ptimer_transaction_begin(s->timer);
|
2007-09-29 23:40:09 +04:00
|
|
|
ptimer_set_count(s->timer, s->tcnt);
|
2019-10-22 18:50:36 +03:00
|
|
|
ptimer_transaction_commit(s->timer);
|
2007-09-29 23:40:09 +04:00
|
|
|
break;
|
2009-02-07 18:18:47 +03:00
|
|
|
case OFFSET_TCR:
|
2019-10-22 18:50:36 +03:00
|
|
|
ptimer_transaction_begin(s->timer);
|
2007-09-29 23:40:09 +04:00
|
|
|
if (s->enabled) {
|
2021-10-30 00:02:09 +03:00
|
|
|
/*
|
|
|
|
* Pause the timer if it is running. This may cause some inaccuracy
|
2021-10-30 00:02:09 +03:00
|
|
|
* due to rounding, but avoids a whole lot of other messiness
|
2021-10-30 00:02:09 +03:00
|
|
|
*/
|
2007-09-29 23:40:09 +04:00
|
|
|
ptimer_stop(s->timer);
|
|
|
|
}
|
|
|
|
freq = s->freq;
|
|
|
|
/* ??? Need to recalculate expiry time after changing divisor. */
|
|
|
|
switch (value & TIMER_TCR_TPSC) {
|
2021-10-30 00:02:09 +03:00
|
|
|
case 0:
|
|
|
|
freq >>= 2;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
freq >>= 4;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
freq >>= 6;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
freq >>= 8;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
freq >>= 10;
|
|
|
|
break;
|
2020-10-20 18:39:33 +03:00
|
|
|
case 6:
|
|
|
|
case 7:
|
|
|
|
if (s->feat & TIMER_FEAT_EXTCLK) {
|
|
|
|
break;
|
|
|
|
}
|
2020-10-20 18:39:34 +03:00
|
|
|
/* fallthrough */
|
2020-10-20 18:39:33 +03:00
|
|
|
default:
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Reserved TPSC value\n", __func__);
|
2007-09-29 23:40:09 +04:00
|
|
|
}
|
|
|
|
switch ((value & TIMER_TCR_CKEG) >> 3) {
|
2020-10-20 18:39:33 +03:00
|
|
|
case 0:
|
|
|
|
break;
|
2007-09-29 23:40:09 +04:00
|
|
|
case 1:
|
|
|
|
case 2:
|
2020-10-20 18:39:33 +03:00
|
|
|
case 3:
|
|
|
|
if (s->feat & TIMER_FEAT_EXTCLK) {
|
|
|
|
break;
|
|
|
|
}
|
2020-10-20 18:39:34 +03:00
|
|
|
/* fallthrough */
|
2020-10-20 18:39:33 +03:00
|
|
|
default:
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Reserved CKEG value\n", __func__);
|
2007-09-29 23:40:09 +04:00
|
|
|
}
|
|
|
|
switch ((value & TIMER_TCR_ICPE) >> 6) {
|
2020-10-20 18:39:33 +03:00
|
|
|
case 0:
|
|
|
|
break;
|
2007-09-29 23:40:09 +04:00
|
|
|
case 2:
|
2020-10-20 18:39:33 +03:00
|
|
|
case 3:
|
|
|
|
if (s->feat & TIMER_FEAT_CAPT) {
|
|
|
|
break;
|
|
|
|
}
|
2020-10-20 18:39:34 +03:00
|
|
|
/* fallthrough */
|
2020-10-20 18:39:33 +03:00
|
|
|
default:
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Reserved ICPE value\n", __func__);
|
2007-09-29 23:40:09 +04:00
|
|
|
}
|
2020-10-20 18:39:33 +03:00
|
|
|
if ((value & TIMER_TCR_UNF) == 0) {
|
2007-09-29 23:40:09 +04:00
|
|
|
s->int_level = 0;
|
2020-10-20 18:39:33 +03:00
|
|
|
}
|
2007-09-29 23:40:09 +04:00
|
|
|
|
2020-10-20 18:39:33 +03:00
|
|
|
value &= ~TIMER_TCR_UNF;
|
2007-09-29 23:40:09 +04:00
|
|
|
|
2020-10-20 18:39:33 +03:00
|
|
|
if ((value & TIMER_TCR_ICPF) && (!(s->feat & TIMER_FEAT_CAPT))) {
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Reserved ICPF value\n", __func__);
|
2020-10-20 18:39:33 +03:00
|
|
|
}
|
2007-09-29 23:40:09 +04:00
|
|
|
|
2020-10-20 18:39:33 +03:00
|
|
|
value &= ~TIMER_TCR_ICPF; /* capture not supported */
|
2007-09-29 23:40:09 +04:00
|
|
|
|
2020-10-20 18:39:33 +03:00
|
|
|
if (value & TIMER_TCR_RESERVED) {
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Reserved TCR bits set\n", __func__);
|
2020-10-20 18:39:33 +03:00
|
|
|
}
|
2007-09-29 23:40:09 +04:00
|
|
|
s->tcr = value;
|
|
|
|
ptimer_set_limit(s->timer, s->tcor, 0);
|
|
|
|
ptimer_set_freq(s->timer, freq);
|
|
|
|
if (s->enabled) {
|
|
|
|
/* Restart the timer if still enabled. */
|
|
|
|
ptimer_run(s->timer, 0);
|
|
|
|
}
|
2019-10-22 18:50:36 +03:00
|
|
|
ptimer_transaction_commit(s->timer);
|
2007-09-29 23:40:09 +04:00
|
|
|
break;
|
2009-02-07 18:18:47 +03:00
|
|
|
case OFFSET_TCPR:
|
2007-09-29 23:40:09 +04:00
|
|
|
if (s->feat & TIMER_FEAT_CAPT) {
|
|
|
|
s->tcpr = value;
|
2020-10-20 18:39:33 +03:00
|
|
|
break;
|
|
|
|
}
|
2020-10-20 18:39:34 +03:00
|
|
|
/* fallthrough */
|
2007-09-29 23:40:09 +04:00
|
|
|
default:
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, offset);
|
2007-09-29 23:40:09 +04:00
|
|
|
}
|
|
|
|
sh_timer_update(s);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sh_timer_start_stop(void *opaque, int enable)
|
|
|
|
{
|
2021-10-30 00:02:09 +03:00
|
|
|
SHTimerState *s = opaque;
|
2007-09-29 23:40:09 +04:00
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
trace_sh_timer_start_stop(enable, s->enabled);
|
2019-10-22 18:50:36 +03:00
|
|
|
ptimer_transaction_begin(s->timer);
|
2007-09-29 23:40:09 +04:00
|
|
|
if (s->enabled && !enable) {
|
|
|
|
ptimer_stop(s->timer);
|
|
|
|
}
|
|
|
|
if (!s->enabled && enable) {
|
|
|
|
ptimer_run(s->timer, 0);
|
|
|
|
}
|
2019-10-22 18:50:36 +03:00
|
|
|
ptimer_transaction_commit(s->timer);
|
2007-09-29 23:40:09 +04:00
|
|
|
s->enabled = !!enable;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sh_timer_tick(void *opaque)
|
|
|
|
{
|
2021-10-30 00:02:09 +03:00
|
|
|
SHTimerState *s = opaque;
|
2007-09-29 23:40:09 +04:00
|
|
|
s->int_level = s->enabled;
|
|
|
|
sh_timer_update(s);
|
|
|
|
}
|
|
|
|
|
2008-11-22 00:06:42 +03:00
|
|
|
static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
|
2007-09-29 23:40:09 +04:00
|
|
|
{
|
2021-10-30 00:02:09 +03:00
|
|
|
SHTimerState *s;
|
2007-09-29 23:40:09 +04:00
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
s = g_malloc0(sizeof(*s));
|
2007-09-29 23:40:09 +04:00
|
|
|
s->freq = freq;
|
|
|
|
s->feat = feat;
|
|
|
|
s->tcor = 0xffffffff;
|
|
|
|
s->tcnt = 0xffffffff;
|
|
|
|
s->tcpr = 0xdeadbeef;
|
2009-02-07 18:18:47 +03:00
|
|
|
s->tcr = 0;
|
2007-09-29 23:40:09 +04:00
|
|
|
s->enabled = 0;
|
2007-12-12 04:11:42 +03:00
|
|
|
s->irq = irq;
|
2007-09-29 23:40:09 +04:00
|
|
|
|
2019-10-22 18:50:36 +03:00
|
|
|
s->timer = ptimer_init(sh_timer_tick, s, PTIMER_POLICY_DEFAULT);
|
2009-02-07 18:18:47 +03:00
|
|
|
|
|
|
|
sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor);
|
|
|
|
sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt);
|
|
|
|
sh_timer_write(s, OFFSET_TCPR >> 2, s->tcpr);
|
|
|
|
sh_timer_write(s, OFFSET_TCR >> 2, s->tcpr);
|
2007-09-29 23:40:09 +04:00
|
|
|
/* ??? Save/restore. */
|
|
|
|
return s;
|
|
|
|
}
|
|
|
|
|
|
|
|
typedef struct {
|
2011-11-17 17:23:00 +04:00
|
|
|
MemoryRegion iomem;
|
|
|
|
MemoryRegion iomem_p4;
|
|
|
|
MemoryRegion iomem_a7;
|
2007-09-29 23:40:09 +04:00
|
|
|
void *timer[3];
|
|
|
|
int level[3];
|
|
|
|
uint32_t tocr;
|
|
|
|
uint32_t tstr;
|
|
|
|
int feat;
|
|
|
|
} tmu012_state;
|
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
static uint64_t tmu012_read(void *opaque, hwaddr offset, unsigned size)
|
2007-09-29 23:40:09 +04:00
|
|
|
{
|
2021-10-30 00:02:09 +03:00
|
|
|
tmu012_state *s = opaque;
|
2007-09-29 23:40:09 +04:00
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
trace_sh_timer_read(offset);
|
2007-09-29 23:40:09 +04:00
|
|
|
if (offset >= 0x20) {
|
2020-10-20 18:39:33 +03:00
|
|
|
if (!(s->feat & TMU012_FEAT_3CHAN)) {
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Bad channel offset 0x%" HWADDR_PRIx "\n",
|
|
|
|
__func__, offset);
|
2020-10-20 18:39:33 +03:00
|
|
|
}
|
2007-09-29 23:40:09 +04:00
|
|
|
return sh_timer_read(s->timer[2], offset - 0x20);
|
|
|
|
}
|
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
if (offset >= 0x14) {
|
2007-09-29 23:40:09 +04:00
|
|
|
return sh_timer_read(s->timer[1], offset - 0x14);
|
2021-10-30 00:02:09 +03:00
|
|
|
}
|
|
|
|
if (offset >= 0x08) {
|
2007-09-29 23:40:09 +04:00
|
|
|
return sh_timer_read(s->timer[0], offset - 0x08);
|
2021-10-30 00:02:09 +03:00
|
|
|
}
|
|
|
|
if (offset == 4) {
|
2007-09-29 23:40:09 +04:00
|
|
|
return s->tstr;
|
2021-10-30 00:02:09 +03:00
|
|
|
}
|
|
|
|
if ((s->feat & TMU012_FEAT_TOCR) && offset == 0) {
|
2007-09-29 23:40:09 +04:00
|
|
|
return s->tocr;
|
2021-10-30 00:02:09 +03:00
|
|
|
}
|
2007-09-29 23:40:09 +04:00
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, offset);
|
2007-09-29 23:40:09 +04:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void tmu012_write(void *opaque, hwaddr offset,
|
2011-11-17 17:23:00 +04:00
|
|
|
uint64_t value, unsigned size)
|
2007-09-29 23:40:09 +04:00
|
|
|
{
|
2021-10-30 00:02:09 +03:00
|
|
|
tmu012_state *s = opaque;
|
2007-09-29 23:40:09 +04:00
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
trace_sh_timer_write(offset, value);
|
2007-09-29 23:40:09 +04:00
|
|
|
if (offset >= 0x20) {
|
2020-10-20 18:39:33 +03:00
|
|
|
if (!(s->feat & TMU012_FEAT_3CHAN)) {
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Bad channel offset 0x%" HWADDR_PRIx "\n",
|
|
|
|
__func__, offset);
|
2020-10-20 18:39:33 +03:00
|
|
|
}
|
2007-09-29 23:40:09 +04:00
|
|
|
sh_timer_write(s->timer[2], offset - 0x20, value);
|
2020-10-20 18:39:33 +03:00
|
|
|
return;
|
2007-09-29 23:40:09 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
if (offset >= 0x14) {
|
|
|
|
sh_timer_write(s->timer[1], offset - 0x14, value);
|
2020-10-20 18:39:33 +03:00
|
|
|
return;
|
2007-09-29 23:40:09 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
if (offset >= 0x08) {
|
|
|
|
sh_timer_write(s->timer[0], offset - 0x08, value);
|
2020-10-20 18:39:33 +03:00
|
|
|
return;
|
2007-09-29 23:40:09 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
if (offset == 4) {
|
|
|
|
sh_timer_start_stop(s->timer[0], value & (1 << 0));
|
|
|
|
sh_timer_start_stop(s->timer[1], value & (1 << 1));
|
2020-10-20 18:39:33 +03:00
|
|
|
if (s->feat & TMU012_FEAT_3CHAN) {
|
2007-09-29 23:40:09 +04:00
|
|
|
sh_timer_start_stop(s->timer[2], value & (1 << 2));
|
2020-10-20 18:39:33 +03:00
|
|
|
} else {
|
|
|
|
if (value & (1 << 2)) {
|
2021-10-30 00:02:09 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad channel\n", __func__);
|
2020-10-20 18:39:33 +03:00
|
|
|
}
|
|
|
|
}
|
2007-09-29 23:40:09 +04:00
|
|
|
|
2020-10-20 18:39:33 +03:00
|
|
|
s->tstr = value;
|
|
|
|
return;
|
2007-09-29 23:40:09 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
if ((s->feat & TMU012_FEAT_TOCR) && offset == 0) {
|
|
|
|
s->tocr = value & (1 << 0);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-17 17:23:00 +04:00
|
|
|
static const MemoryRegionOps tmu012_ops = {
|
|
|
|
.read = tmu012_read,
|
|
|
|
.write = tmu012_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2007-09-29 23:40:09 +04:00
|
|
|
};
|
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
void tmu012_init(MemoryRegion *sysmem, hwaddr base, int feat, uint32_t freq,
|
2020-10-20 18:39:33 +03:00
|
|
|
qemu_irq ch0_irq, qemu_irq ch1_irq,
|
|
|
|
qemu_irq ch2_irq0, qemu_irq ch2_irq1)
|
2007-09-29 23:40:09 +04:00
|
|
|
{
|
|
|
|
tmu012_state *s;
|
|
|
|
int timer_feat = (feat & TMU012_FEAT_EXTCLK) ? TIMER_FEAT_EXTCLK : 0;
|
|
|
|
|
2021-10-30 00:02:09 +03:00
|
|
|
s = g_malloc0(sizeof(*s));
|
2007-09-29 23:40:09 +04:00
|
|
|
s->feat = feat;
|
2007-12-12 04:11:42 +03:00
|
|
|
s->timer[0] = sh_timer_init(freq, timer_feat, ch0_irq);
|
|
|
|
s->timer[1] = sh_timer_init(freq, timer_feat, ch1_irq);
|
2020-10-20 18:39:33 +03:00
|
|
|
if (feat & TMU012_FEAT_3CHAN) {
|
2007-12-12 04:11:42 +03:00
|
|
|
s->timer[2] = sh_timer_init(freq, timer_feat | TIMER_FEAT_CAPT,
|
2020-10-20 18:39:33 +03:00
|
|
|
ch2_irq0); /* ch2_irq1 not supported */
|
|
|
|
}
|
2011-11-17 17:23:00 +04:00
|
|
|
|
2021-10-30 02:27:40 +03:00
|
|
|
memory_region_init_io(&s->iomem, NULL, &tmu012_ops, s, "timer", 0x30);
|
2011-11-17 17:23:00 +04:00
|
|
|
|
2013-06-06 13:41:28 +04:00
|
|
|
memory_region_init_alias(&s->iomem_p4, NULL, "timer-p4",
|
2021-10-30 02:27:40 +03:00
|
|
|
&s->iomem, 0, memory_region_size(&s->iomem));
|
2011-11-17 17:23:00 +04:00
|
|
|
memory_region_add_subregion(sysmem, P4ADDR(base), &s->iomem_p4);
|
|
|
|
|
2013-06-06 13:41:28 +04:00
|
|
|
memory_region_init_alias(&s->iomem_a7, NULL, "timer-a7",
|
2021-10-30 02:27:40 +03:00
|
|
|
&s->iomem, 0, memory_region_size(&s->iomem));
|
2011-11-17 17:23:00 +04:00
|
|
|
memory_region_add_subregion(sysmem, A7ADDR(base), &s->iomem_a7);
|
2007-09-29 23:40:09 +04:00
|
|
|
/* ??? Save/restore. */
|
|
|
|
}
|