2017-05-02 09:37:17 +03:00
|
|
|
/*
|
|
|
|
* PowerPC Radix MMU mulation helpers for QEMU.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2016 Suraj Jitindar Singh, IBM Corporation
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2020-10-19 09:11:26 +03:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2017-05-02 09:37:17 +03:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
|
|
|
#include "cpu.h"
|
|
|
|
#include "exec/exec-all.h"
|
|
|
|
#include "exec/helper-proto.h"
|
|
|
|
#include "qemu/error-report.h"
|
|
|
|
#include "sysemu/kvm.h"
|
|
|
|
#include "kvm_ppc.h"
|
|
|
|
#include "exec/log.h"
|
2021-05-18 23:11:23 +03:00
|
|
|
#include "internal.h"
|
2017-05-02 09:37:17 +03:00
|
|
|
#include "mmu-radix64.h"
|
|
|
|
#include "mmu-book3s-v3.h"
|
|
|
|
|
2020-05-14 01:56:54 +03:00
|
|
|
static bool ppc_radix64_get_fully_qualified_addr(const CPUPPCState *env,
|
|
|
|
vaddr eaddr,
|
2017-05-02 09:37:17 +03:00
|
|
|
uint64_t *lpid, uint64_t *pid)
|
|
|
|
{
|
2019-02-15 20:00:29 +03:00
|
|
|
if (msr_hv) { /* MSR[HV] -> Hypervisor/bare metal */
|
|
|
|
switch (eaddr & R_EADDR_QUADRANT) {
|
|
|
|
case R_EADDR_QUADRANT0:
|
|
|
|
*lpid = 0;
|
|
|
|
*pid = env->spr[SPR_BOOKS_PID];
|
|
|
|
break;
|
|
|
|
case R_EADDR_QUADRANT1:
|
|
|
|
*lpid = env->spr[SPR_LPIDR];
|
|
|
|
*pid = env->spr[SPR_BOOKS_PID];
|
|
|
|
break;
|
|
|
|
case R_EADDR_QUADRANT2:
|
|
|
|
*lpid = env->spr[SPR_LPIDR];
|
|
|
|
*pid = 0;
|
|
|
|
break;
|
|
|
|
case R_EADDR_QUADRANT3:
|
|
|
|
*lpid = 0;
|
|
|
|
*pid = 0;
|
|
|
|
break;
|
2020-05-14 01:57:00 +03:00
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
2019-02-15 20:00:29 +03:00
|
|
|
}
|
|
|
|
} else { /* !MSR[HV] -> Guest */
|
2017-05-02 09:37:17 +03:00
|
|
|
switch (eaddr & R_EADDR_QUADRANT) {
|
|
|
|
case R_EADDR_QUADRANT0: /* Guest application */
|
|
|
|
*lpid = env->spr[SPR_LPIDR];
|
|
|
|
*pid = env->spr[SPR_BOOKS_PID];
|
|
|
|
break;
|
|
|
|
case R_EADDR_QUADRANT1: /* Illegal */
|
|
|
|
case R_EADDR_QUADRANT2:
|
|
|
|
return false;
|
|
|
|
case R_EADDR_QUADRANT3: /* Guest OS */
|
|
|
|
*lpid = env->spr[SPR_LPIDR];
|
|
|
|
*pid = 0; /* pid set to 0 -> addresses guest operating system */
|
|
|
|
break;
|
2020-05-14 01:57:00 +03:00
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
2017-05-02 09:37:17 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
static void ppc_radix64_raise_segi(PowerPCCPU *cpu, MMUAccessType access_type,
|
|
|
|
vaddr eaddr)
|
2017-05-02 09:37:17 +03:00
|
|
|
{
|
|
|
|
CPUState *cs = CPU(cpu);
|
|
|
|
CPUPPCState *env = &cpu->env;
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
switch (access_type) {
|
|
|
|
case MMU_INST_FETCH:
|
|
|
|
/* Instruction Segment Interrupt */
|
2017-05-02 09:37:17 +03:00
|
|
|
cs->exception_index = POWERPC_EXCP_ISEG;
|
2021-05-18 23:11:24 +03:00
|
|
|
break;
|
|
|
|
case MMU_DATA_STORE:
|
|
|
|
case MMU_DATA_LOAD:
|
|
|
|
/* Data Segment Interrupt */
|
2017-05-02 09:37:17 +03:00
|
|
|
cs->exception_index = POWERPC_EXCP_DSEG;
|
|
|
|
env->spr[SPR_DAR] = eaddr;
|
2021-05-18 23:11:24 +03:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
2017-05-02 09:37:17 +03:00
|
|
|
}
|
|
|
|
env->error_code = 0;
|
|
|
|
}
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
static void ppc_radix64_raise_si(PowerPCCPU *cpu, MMUAccessType access_type,
|
|
|
|
vaddr eaddr, uint32_t cause)
|
2017-05-02 09:37:17 +03:00
|
|
|
{
|
|
|
|
CPUState *cs = CPU(cpu);
|
|
|
|
CPUPPCState *env = &cpu->env;
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
switch (access_type) {
|
|
|
|
case MMU_INST_FETCH:
|
|
|
|
/* Instruction Storage Interrupt */
|
2017-05-02 09:37:17 +03:00
|
|
|
cs->exception_index = POWERPC_EXCP_ISI;
|
|
|
|
env->error_code = cause;
|
2021-05-18 23:11:24 +03:00
|
|
|
break;
|
|
|
|
case MMU_DATA_STORE:
|
|
|
|
cause |= DSISR_ISSTORE;
|
|
|
|
/* fall through */
|
|
|
|
case MMU_DATA_LOAD:
|
|
|
|
/* Data Storage Interrupt */
|
2017-05-02 09:37:17 +03:00
|
|
|
cs->exception_index = POWERPC_EXCP_DSI;
|
|
|
|
env->spr[SPR_DSISR] = cause;
|
|
|
|
env->spr[SPR_DAR] = eaddr;
|
|
|
|
env->error_code = 0;
|
2021-05-18 23:11:24 +03:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
2017-05-02 09:37:17 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
static void ppc_radix64_raise_hsi(PowerPCCPU *cpu, MMUAccessType access_type,
|
|
|
|
vaddr eaddr, hwaddr g_raddr, uint32_t cause)
|
2020-04-03 17:00:56 +03:00
|
|
|
{
|
|
|
|
CPUState *cs = CPU(cpu);
|
|
|
|
CPUPPCState *env = &cpu->env;
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
switch (access_type) {
|
|
|
|
case MMU_INST_FETCH:
|
|
|
|
/* H Instruction Storage Interrupt */
|
2020-04-03 17:00:56 +03:00
|
|
|
cs->exception_index = POWERPC_EXCP_HISI;
|
|
|
|
env->spr[SPR_ASDR] = g_raddr;
|
|
|
|
env->error_code = cause;
|
2021-05-18 23:11:24 +03:00
|
|
|
break;
|
|
|
|
case MMU_DATA_STORE:
|
|
|
|
cause |= DSISR_ISSTORE;
|
|
|
|
/* fall through */
|
|
|
|
case MMU_DATA_LOAD:
|
|
|
|
/* H Data Storage Interrupt */
|
2020-04-03 17:00:56 +03:00
|
|
|
cs->exception_index = POWERPC_EXCP_HDSI;
|
|
|
|
env->spr[SPR_HDSISR] = cause;
|
|
|
|
env->spr[SPR_HDAR] = eaddr;
|
|
|
|
env->spr[SPR_ASDR] = g_raddr;
|
|
|
|
env->error_code = 0;
|
2021-05-18 23:11:24 +03:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
2020-04-03 17:00:56 +03:00
|
|
|
}
|
|
|
|
}
|
2017-05-02 09:37:17 +03:00
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
static bool ppc_radix64_check_prot(PowerPCCPU *cpu, MMUAccessType access_type,
|
|
|
|
uint64_t pte, int *fault_cause, int *prot,
|
2020-04-03 17:00:54 +03:00
|
|
|
bool partition_scoped)
|
2017-05-02 09:37:17 +03:00
|
|
|
{
|
|
|
|
CPUPPCState *env = &cpu->env;
|
2021-05-18 23:11:23 +03:00
|
|
|
int need_prot;
|
2017-05-02 09:37:17 +03:00
|
|
|
|
|
|
|
/* Check Page Attributes (pte58:59) */
|
2021-05-18 23:11:24 +03:00
|
|
|
if ((pte & R_PTE_ATT) == R_PTE_ATT_NI_IO && access_type == MMU_INST_FETCH) {
|
2017-05-02 09:37:17 +03:00
|
|
|
/*
|
|
|
|
* Radix PTE entries with the non-idempotent I/O attribute are treated
|
|
|
|
* as guarded storage
|
|
|
|
*/
|
|
|
|
*fault_cause |= SRR1_NOEXEC_GUARD;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Determine permissions allowed by Encoded Access Authority */
|
2020-04-03 17:00:54 +03:00
|
|
|
if (!partition_scoped && (pte & R_PTE_EAA_PRIV) && msr_pr) {
|
2017-05-02 09:37:17 +03:00
|
|
|
*prot = 0;
|
2020-04-03 17:00:54 +03:00
|
|
|
} else if (msr_pr || (pte & R_PTE_EAA_PRIV) || partition_scoped) {
|
2017-05-02 09:37:17 +03:00
|
|
|
*prot = ppc_radix64_get_prot_eaa(pte);
|
2020-04-03 17:00:54 +03:00
|
|
|
} else { /* !msr_pr && !(pte & R_PTE_EAA_PRIV) && !partition_scoped */
|
2017-05-02 09:37:17 +03:00
|
|
|
*prot = ppc_radix64_get_prot_eaa(pte);
|
|
|
|
*prot &= ppc_radix64_get_prot_amr(cpu); /* Least combined permissions */
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check if requested access type is allowed */
|
2021-05-18 23:11:24 +03:00
|
|
|
need_prot = prot_for_access_type(access_type);
|
2021-05-18 23:11:23 +03:00
|
|
|
if (need_prot & ~*prot) { /* Page Protected for that Access */
|
2017-05-02 09:37:17 +03:00
|
|
|
*fault_cause |= DSISR_PROTFAULT;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
static void ppc_radix64_set_rc(PowerPCCPU *cpu, MMUAccessType access_type,
|
|
|
|
uint64_t pte, hwaddr pte_addr, int *prot)
|
2017-05-02 09:37:17 +03:00
|
|
|
{
|
|
|
|
CPUState *cs = CPU(cpu);
|
|
|
|
uint64_t npte;
|
|
|
|
|
|
|
|
npte = pte | R_PTE_R; /* Always set reference bit */
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
if (access_type == MMU_DATA_STORE) { /* Store/Write */
|
2017-05-02 09:37:17 +03:00
|
|
|
npte |= R_PTE_C; /* Set change bit */
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* Treat the page as read-only for now, so that a later write
|
|
|
|
* will pass through this function again to set the C bit.
|
|
|
|
*/
|
|
|
|
*prot &= ~PAGE_WRITE;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (pte ^ npte) { /* If pte has changed then write it back */
|
|
|
|
stq_phys(cs->as, pte_addr, npte);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-04-03 17:00:55 +03:00
|
|
|
static int ppc_radix64_next_level(AddressSpace *as, vaddr eaddr,
|
|
|
|
uint64_t *pte_addr, uint64_t *nls,
|
|
|
|
int *psize, uint64_t *pte, int *fault_cause)
|
2017-05-02 09:37:17 +03:00
|
|
|
{
|
|
|
|
uint64_t index, pde;
|
|
|
|
|
2020-04-03 17:00:55 +03:00
|
|
|
if (*nls < 5) { /* Directory maps less than 2**5 entries */
|
2017-05-02 09:37:17 +03:00
|
|
|
*fault_cause |= DSISR_R_BADCONFIG;
|
2020-04-03 17:00:55 +03:00
|
|
|
return 1;
|
2017-05-02 09:37:17 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Read page <directory/table> entry from guest address space */
|
2020-04-03 17:00:55 +03:00
|
|
|
pde = ldq_phys(as, *pte_addr);
|
|
|
|
if (!(pde & R_PTE_VALID)) { /* Invalid Entry */
|
2017-05-02 09:37:17 +03:00
|
|
|
*fault_cause |= DSISR_NOPTE;
|
2020-04-03 17:00:55 +03:00
|
|
|
return 1;
|
2017-05-02 09:37:17 +03:00
|
|
|
}
|
|
|
|
|
2020-04-03 17:00:55 +03:00
|
|
|
*pte = pde;
|
|
|
|
*psize -= *nls;
|
|
|
|
if (!(pde & R_PTE_LEAF)) { /* Prepare for next iteration */
|
|
|
|
*nls = pde & R_PDE_NLS;
|
|
|
|
index = eaddr >> (*psize - *nls); /* Shift */
|
|
|
|
index &= ((1UL << *nls) - 1); /* Mask */
|
|
|
|
*pte_addr = (pde & R_PDE_NLB) + (index * sizeof(pde));
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
2017-05-02 09:37:17 +03:00
|
|
|
|
2020-04-03 17:00:55 +03:00
|
|
|
static int ppc_radix64_walk_tree(AddressSpace *as, vaddr eaddr,
|
|
|
|
uint64_t base_addr, uint64_t nls,
|
|
|
|
hwaddr *raddr, int *psize, uint64_t *pte,
|
|
|
|
int *fault_cause, hwaddr *pte_addr)
|
|
|
|
{
|
|
|
|
uint64_t index, pde, rpn , mask;
|
2017-05-02 09:37:17 +03:00
|
|
|
|
2020-04-03 17:00:55 +03:00
|
|
|
if (nls < 5) { /* Directory maps less than 2**5 entries */
|
|
|
|
*fault_cause |= DSISR_R_BADCONFIG;
|
|
|
|
return 1;
|
2017-05-02 09:37:17 +03:00
|
|
|
}
|
|
|
|
|
2020-04-03 17:00:55 +03:00
|
|
|
index = eaddr >> (*psize - nls); /* Shift */
|
|
|
|
index &= ((1UL << nls) - 1); /* Mask */
|
|
|
|
*pte_addr = base_addr + (index * sizeof(pde));
|
|
|
|
do {
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = ppc_radix64_next_level(as, eaddr, pte_addr, &nls, psize, &pde,
|
|
|
|
fault_cause);
|
|
|
|
if (ret) {
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
} while (!(pde & R_PTE_LEAF));
|
|
|
|
|
|
|
|
*pte = pde;
|
|
|
|
rpn = pde & R_PTE_RPN;
|
|
|
|
mask = (1UL << *psize) - 1;
|
|
|
|
|
|
|
|
/* Or high bits of rpn and low bits to ea to form whole real addr */
|
|
|
|
*raddr = (rpn & ~mask) | (eaddr & mask);
|
|
|
|
return 0;
|
2017-05-02 09:37:17 +03:00
|
|
|
}
|
|
|
|
|
2019-02-15 20:00:29 +03:00
|
|
|
static bool validate_pate(PowerPCCPU *cpu, uint64_t lpid, ppc_v3_pate_t *pate)
|
|
|
|
{
|
|
|
|
CPUPPCState *env = &cpu->env;
|
|
|
|
|
|
|
|
if (!(pate->dw0 & PATE0_HR)) {
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
if (lpid == 0 && !msr_hv) {
|
|
|
|
return false;
|
|
|
|
}
|
2020-03-30 12:49:40 +03:00
|
|
|
if ((pate->dw0 & PATE1_R_PRTS) < 5) {
|
|
|
|
return false;
|
|
|
|
}
|
2019-02-15 20:00:29 +03:00
|
|
|
/* More checks ... */
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
static int ppc_radix64_partition_scoped_xlate(PowerPCCPU *cpu,
|
|
|
|
MMUAccessType access_type,
|
2020-04-03 17:00:56 +03:00
|
|
|
vaddr eaddr, hwaddr g_raddr,
|
|
|
|
ppc_v3_pate_t pate,
|
|
|
|
hwaddr *h_raddr, int *h_prot,
|
|
|
|
int *h_page_size, bool pde_addr,
|
2020-05-14 01:57:19 +03:00
|
|
|
bool guest_visible)
|
2020-04-03 17:00:56 +03:00
|
|
|
{
|
|
|
|
int fault_cause = 0;
|
|
|
|
hwaddr pte_addr;
|
|
|
|
uint64_t pte;
|
|
|
|
|
|
|
|
*h_page_size = PRTBE_R_GET_RTS(pate.dw0);
|
|
|
|
/* No valid pte or access denied due to protection */
|
|
|
|
if (ppc_radix64_walk_tree(CPU(cpu)->as, g_raddr, pate.dw0 & PRTBE_R_RPDB,
|
|
|
|
pate.dw0 & PRTBE_R_RPDS, h_raddr, h_page_size,
|
|
|
|
&pte, &fault_cause, &pte_addr) ||
|
2021-05-18 23:11:24 +03:00
|
|
|
ppc_radix64_check_prot(cpu, access_type, pte, &fault_cause, h_prot, true)) {
|
2020-05-14 01:57:07 +03:00
|
|
|
if (pde_addr) { /* address being translated was that of a guest pde */
|
2020-04-03 17:00:56 +03:00
|
|
|
fault_cause |= DSISR_PRTABLE_FAULT;
|
2020-05-14 01:57:07 +03:00
|
|
|
}
|
2020-05-14 01:57:19 +03:00
|
|
|
if (guest_visible) {
|
2021-05-18 23:11:24 +03:00
|
|
|
ppc_radix64_raise_hsi(cpu, access_type, eaddr, g_raddr, fault_cause);
|
2020-04-03 17:00:56 +03:00
|
|
|
}
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2020-05-14 01:57:19 +03:00
|
|
|
if (guest_visible) {
|
2021-05-18 23:11:24 +03:00
|
|
|
ppc_radix64_set_rc(cpu, access_type, pte, pte_addr, h_prot);
|
2020-05-14 01:57:19 +03:00
|
|
|
}
|
2020-04-03 17:00:56 +03:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
static int ppc_radix64_process_scoped_xlate(PowerPCCPU *cpu,
|
|
|
|
MMUAccessType access_type,
|
2020-04-03 17:00:53 +03:00
|
|
|
vaddr eaddr, uint64_t pid,
|
|
|
|
ppc_v3_pate_t pate, hwaddr *g_raddr,
|
|
|
|
int *g_prot, int *g_page_size,
|
2020-05-14 01:57:19 +03:00
|
|
|
bool guest_visible)
|
2020-04-03 17:00:53 +03:00
|
|
|
{
|
|
|
|
CPUState *cs = CPU(cpu);
|
2020-04-03 17:00:56 +03:00
|
|
|
CPUPPCState *env = &cpu->env;
|
|
|
|
uint64_t offset, size, prtbe_addr, prtbe0, base_addr, nls, index, pte;
|
|
|
|
int fault_cause = 0, h_page_size, h_prot;
|
|
|
|
hwaddr h_raddr, pte_addr;
|
2020-04-03 17:00:55 +03:00
|
|
|
int ret;
|
2020-04-03 17:00:53 +03:00
|
|
|
|
|
|
|
/* Index Process Table by PID to Find Corresponding Process Table Entry */
|
|
|
|
offset = pid * sizeof(struct prtb_entry);
|
|
|
|
size = 1ULL << ((pate.dw1 & PATE1_R_PRTS) + 12);
|
|
|
|
if (offset >= size) {
|
|
|
|
/* offset exceeds size of the process table */
|
2020-05-14 01:57:19 +03:00
|
|
|
if (guest_visible) {
|
2021-05-18 23:11:24 +03:00
|
|
|
ppc_radix64_raise_si(cpu, access_type, eaddr, DSISR_NOPTE);
|
2020-04-03 17:00:53 +03:00
|
|
|
}
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
prtbe_addr = (pate.dw1 & PATE1_R_PRTB) + offset;
|
2020-04-03 17:00:56 +03:00
|
|
|
|
|
|
|
if (cpu->vhyp) {
|
|
|
|
prtbe0 = ldq_phys(cs->as, prtbe_addr);
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* Process table addresses are subject to partition-scoped
|
|
|
|
* translation
|
|
|
|
*
|
|
|
|
* On a Radix host, the partition-scoped page table for LPID=0
|
|
|
|
* is only used to translate the effective addresses of the
|
|
|
|
* process table entries.
|
|
|
|
*/
|
|
|
|
ret = ppc_radix64_partition_scoped_xlate(cpu, 0, eaddr, prtbe_addr,
|
|
|
|
pate, &h_raddr, &h_prot,
|
2020-05-14 01:57:13 +03:00
|
|
|
&h_page_size, true,
|
2020-05-14 01:57:19 +03:00
|
|
|
guest_visible);
|
2020-04-03 17:00:56 +03:00
|
|
|
if (ret) {
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
prtbe0 = ldq_phys(cs->as, h_raddr);
|
|
|
|
}
|
2020-04-03 17:00:53 +03:00
|
|
|
|
|
|
|
/* Walk Radix Tree from Process Table Entry to Convert EA to RA */
|
|
|
|
*g_page_size = PRTBE_R_GET_RTS(prtbe0);
|
2020-04-03 17:00:56 +03:00
|
|
|
base_addr = prtbe0 & PRTBE_R_RPDB;
|
|
|
|
nls = prtbe0 & PRTBE_R_RPDS;
|
|
|
|
if (msr_hv || cpu->vhyp) {
|
|
|
|
/*
|
|
|
|
* Can treat process table addresses as real addresses
|
|
|
|
*/
|
|
|
|
ret = ppc_radix64_walk_tree(cs->as, eaddr & R_EADDR_MASK, base_addr,
|
|
|
|
nls, g_raddr, g_page_size, &pte,
|
|
|
|
&fault_cause, &pte_addr);
|
|
|
|
if (ret) {
|
|
|
|
/* No valid PTE */
|
2020-05-14 01:57:19 +03:00
|
|
|
if (guest_visible) {
|
2021-05-18 23:11:24 +03:00
|
|
|
ppc_radix64_raise_si(cpu, access_type, eaddr, fault_cause);
|
2020-04-03 17:00:56 +03:00
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
uint64_t rpn, mask;
|
|
|
|
|
|
|
|
index = (eaddr & R_EADDR_MASK) >> (*g_page_size - nls); /* Shift */
|
|
|
|
index &= ((1UL << nls) - 1); /* Mask */
|
|
|
|
pte_addr = base_addr + (index * sizeof(pte));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Each process table address is subject to a partition-scoped
|
|
|
|
* translation
|
|
|
|
*/
|
|
|
|
do {
|
|
|
|
ret = ppc_radix64_partition_scoped_xlate(cpu, 0, eaddr, pte_addr,
|
|
|
|
pate, &h_raddr, &h_prot,
|
2020-05-14 01:57:13 +03:00
|
|
|
&h_page_size, true,
|
2020-05-14 01:57:19 +03:00
|
|
|
guest_visible);
|
2020-04-03 17:00:56 +03:00
|
|
|
if (ret) {
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = ppc_radix64_next_level(cs->as, eaddr & R_EADDR_MASK, &h_raddr,
|
|
|
|
&nls, g_page_size, &pte, &fault_cause);
|
|
|
|
if (ret) {
|
|
|
|
/* No valid pte */
|
2020-05-14 01:57:19 +03:00
|
|
|
if (guest_visible) {
|
2021-05-18 23:11:24 +03:00
|
|
|
ppc_radix64_raise_si(cpu, access_type, eaddr, fault_cause);
|
2020-04-03 17:00:56 +03:00
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
pte_addr = h_raddr;
|
|
|
|
} while (!(pte & R_PTE_LEAF));
|
|
|
|
|
|
|
|
rpn = pte & R_PTE_RPN;
|
|
|
|
mask = (1UL << *g_page_size) - 1;
|
|
|
|
|
|
|
|
/* Or high bits of rpn and low bits to ea to form whole real addr */
|
|
|
|
*g_raddr = (rpn & ~mask) | (eaddr & mask);
|
|
|
|
}
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
if (ppc_radix64_check_prot(cpu, access_type, pte, &fault_cause, g_prot, false)) {
|
2020-04-03 17:00:56 +03:00
|
|
|
/* Access denied due to protection */
|
2020-05-14 01:57:19 +03:00
|
|
|
if (guest_visible) {
|
2021-05-18 23:11:24 +03:00
|
|
|
ppc_radix64_raise_si(cpu, access_type, eaddr, fault_cause);
|
2020-04-03 17:00:53 +03:00
|
|
|
}
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2020-05-14 01:57:19 +03:00
|
|
|
if (guest_visible) {
|
2021-05-18 23:11:24 +03:00
|
|
|
ppc_radix64_set_rc(cpu, access_type, pte, pte_addr, g_prot);
|
2020-05-14 01:57:19 +03:00
|
|
|
}
|
2020-04-03 17:00:53 +03:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-04-03 17:00:56 +03:00
|
|
|
/*
|
|
|
|
* Radix tree translation is a 2 steps translation process:
|
|
|
|
*
|
|
|
|
* 1. Process-scoped translation: Guest Eff Addr -> Guest Real Addr
|
|
|
|
* 2. Partition-scoped translation: Guest Real Addr -> Host Real Addr
|
|
|
|
*
|
|
|
|
* MSR[HV]
|
|
|
|
* +-------------+----------------+---------------+
|
|
|
|
* | | HV = 0 | HV = 1 |
|
|
|
|
* +-------------+----------------+---------------+
|
|
|
|
* | Relocation | Partition | No |
|
|
|
|
* | = Off | Scoped | Translation |
|
|
|
|
* Relocation +-------------+----------------+---------------+
|
|
|
|
* | Relocation | Partition & | Process |
|
|
|
|
* | = On | Process Scoped | Scoped |
|
|
|
|
* +-------------+----------------+---------------+
|
|
|
|
*/
|
2021-05-18 23:11:24 +03:00
|
|
|
static int ppc_radix64_xlate(PowerPCCPU *cpu, vaddr eaddr,
|
|
|
|
MMUAccessType access_type,
|
2020-04-03 17:00:53 +03:00
|
|
|
bool relocation,
|
|
|
|
hwaddr *raddr, int *psizep, int *protp,
|
2020-05-14 01:57:19 +03:00
|
|
|
bool guest_visible)
|
2020-04-03 17:00:53 +03:00
|
|
|
{
|
2020-04-03 17:00:56 +03:00
|
|
|
CPUPPCState *env = &cpu->env;
|
2020-05-14 01:57:00 +03:00
|
|
|
uint64_t lpid, pid;
|
2020-04-03 17:00:53 +03:00
|
|
|
ppc_v3_pate_t pate;
|
|
|
|
int psize, prot;
|
|
|
|
hwaddr g_raddr;
|
|
|
|
|
|
|
|
/* Virtual Mode Access - get the fully qualified address */
|
|
|
|
if (!ppc_radix64_get_fully_qualified_addr(&cpu->env, eaddr, &lpid, &pid)) {
|
2020-05-14 01:57:19 +03:00
|
|
|
if (guest_visible) {
|
2021-05-18 23:11:24 +03:00
|
|
|
ppc_radix64_raise_segi(cpu, access_type, eaddr);
|
2020-04-03 17:00:53 +03:00
|
|
|
}
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Get Process Table */
|
|
|
|
if (cpu->vhyp) {
|
|
|
|
PPCVirtualHypervisorClass *vhc;
|
|
|
|
vhc = PPC_VIRTUAL_HYPERVISOR_GET_CLASS(cpu->vhyp);
|
|
|
|
vhc->get_pate(cpu->vhyp, &pate);
|
|
|
|
} else {
|
|
|
|
if (!ppc64_v3_get_pate(cpu, lpid, &pate)) {
|
2020-05-14 01:57:19 +03:00
|
|
|
if (guest_visible) {
|
2021-05-18 23:11:24 +03:00
|
|
|
ppc_radix64_raise_si(cpu, access_type, eaddr, DSISR_NOPTE);
|
2020-04-03 17:00:53 +03:00
|
|
|
}
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
if (!validate_pate(cpu, lpid, &pate)) {
|
2020-05-14 01:57:19 +03:00
|
|
|
if (guest_visible) {
|
2021-05-18 23:11:24 +03:00
|
|
|
ppc_radix64_raise_si(cpu, access_type, eaddr, DSISR_R_BADCONFIG);
|
2020-04-03 17:00:53 +03:00
|
|
|
}
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
*psizep = INT_MAX;
|
|
|
|
*protp = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Perform process-scoped translation if relocation enabled.
|
|
|
|
*
|
|
|
|
* - Translates an effective address to a host real address in
|
|
|
|
* quadrants 0 and 3 when HV=1.
|
2020-04-03 17:00:56 +03:00
|
|
|
*
|
|
|
|
* - Translates an effective address to a guest real address.
|
2020-04-03 17:00:53 +03:00
|
|
|
*/
|
|
|
|
if (relocation) {
|
2021-05-18 23:11:24 +03:00
|
|
|
int ret = ppc_radix64_process_scoped_xlate(cpu, access_type, eaddr, pid,
|
2020-04-03 17:00:53 +03:00
|
|
|
pate, &g_raddr, &prot,
|
2020-05-14 01:57:19 +03:00
|
|
|
&psize, guest_visible);
|
2020-04-03 17:00:53 +03:00
|
|
|
if (ret) {
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
*psizep = MIN(*psizep, psize);
|
|
|
|
*protp &= prot;
|
|
|
|
} else {
|
|
|
|
g_raddr = eaddr & R_EADDR_MASK;
|
|
|
|
}
|
|
|
|
|
2020-04-03 17:00:56 +03:00
|
|
|
if (cpu->vhyp) {
|
|
|
|
*raddr = g_raddr;
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* Perform partition-scoped translation if !HV or HV access to
|
|
|
|
* quadrants 1 or 2. Translates a guest real address to a host
|
|
|
|
* real address.
|
|
|
|
*/
|
|
|
|
if (lpid || !msr_hv) {
|
|
|
|
int ret;
|
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
ret = ppc_radix64_partition_scoped_xlate(cpu, access_type, eaddr,
|
|
|
|
g_raddr, pate, raddr,
|
|
|
|
&prot, &psize, false,
|
|
|
|
guest_visible);
|
2020-04-03 17:00:56 +03:00
|
|
|
if (ret) {
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
*psizep = MIN(*psizep, psize);
|
|
|
|
*protp &= prot;
|
|
|
|
} else {
|
|
|
|
*raddr = g_raddr;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-04-03 17:00:53 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-05-02 09:37:17 +03:00
|
|
|
int ppc_radix64_handle_mmu_fault(PowerPCCPU *cpu, vaddr eaddr, int rwx,
|
|
|
|
int mmu_idx)
|
|
|
|
{
|
|
|
|
CPUState *cs = CPU(cpu);
|
|
|
|
CPUPPCState *env = &cpu->env;
|
2020-04-03 17:00:53 +03:00
|
|
|
int page_size, prot;
|
2020-03-30 12:49:41 +03:00
|
|
|
bool relocation;
|
2021-05-18 23:11:24 +03:00
|
|
|
MMUAccessType access_type;
|
2020-04-03 17:00:53 +03:00
|
|
|
hwaddr raddr;
|
2017-05-02 09:37:17 +03:00
|
|
|
|
2020-03-30 12:49:42 +03:00
|
|
|
assert(!(msr_hv && cpu->vhyp));
|
2017-05-02 09:37:17 +03:00
|
|
|
assert((rwx == 0) || (rwx == 1) || (rwx == 2));
|
2021-05-18 23:11:24 +03:00
|
|
|
access_type = rwx;
|
2017-05-02 09:37:17 +03:00
|
|
|
|
2021-05-18 23:11:24 +03:00
|
|
|
relocation = (access_type == MMU_INST_FETCH ? msr_ir : msr_dr);
|
2019-04-11 10:59:59 +03:00
|
|
|
/* HV or virtual hypervisor Real Mode Access */
|
2020-03-30 12:49:41 +03:00
|
|
|
if (!relocation && (msr_hv || cpu->vhyp)) {
|
2017-05-02 09:37:17 +03:00
|
|
|
/* In real mode top 4 effective addr bits (mostly) ignored */
|
|
|
|
raddr = eaddr & 0x0FFFFFFFFFFFFFFFULL;
|
|
|
|
|
2020-01-27 17:41:52 +03:00
|
|
|
/* In HV mode, add HRMOR if top EA bit is clear */
|
|
|
|
if (msr_hv || !env->has_hv_mode) {
|
|
|
|
if (!(eaddr >> 63)) {
|
|
|
|
raddr |= env->spr[SPR_HRMOR];
|
|
|
|
}
|
|
|
|
}
|
2017-05-02 09:37:17 +03:00
|
|
|
tlb_set_page(cs, eaddr & TARGET_PAGE_MASK, raddr & TARGET_PAGE_MASK,
|
|
|
|
PAGE_READ | PAGE_WRITE | PAGE_EXEC, mmu_idx,
|
|
|
|
TARGET_PAGE_SIZE);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-04-11 10:59:59 +03:00
|
|
|
/*
|
|
|
|
* Check UPRT (we avoid the check in real mode to deal with
|
|
|
|
* transitional states during kexec.
|
|
|
|
*/
|
|
|
|
if (!ppc64_use_proc_tbl(cpu)) {
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"LPCR:UPRT not set in radix mode ! LPCR="
|
|
|
|
TARGET_FMT_lx "\n", env->spr[SPR_LPCR]);
|
|
|
|
}
|
|
|
|
|
2020-04-03 17:00:53 +03:00
|
|
|
/* Translate eaddr to raddr (where raddr is addr qemu needs for access) */
|
2021-05-18 23:11:24 +03:00
|
|
|
if (ppc_radix64_xlate(cpu, eaddr, access_type, relocation, &raddr,
|
2020-04-03 17:00:53 +03:00
|
|
|
&page_size, &prot, true)) {
|
2017-05-02 09:37:17 +03:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
tlb_set_page(cs, eaddr & TARGET_PAGE_MASK, raddr & TARGET_PAGE_MASK,
|
|
|
|
prot, mmu_idx, 1UL << page_size);
|
2017-06-14 09:44:52 +03:00
|
|
|
return 0;
|
2017-05-02 09:37:17 +03:00
|
|
|
}
|
2017-07-03 09:19:47 +03:00
|
|
|
|
|
|
|
hwaddr ppc_radix64_get_phys_page_debug(PowerPCCPU *cpu, target_ulong eaddr)
|
|
|
|
{
|
|
|
|
CPUPPCState *env = &cpu->env;
|
2020-04-03 17:00:53 +03:00
|
|
|
int psize, prot;
|
|
|
|
hwaddr raddr;
|
2017-07-03 09:19:47 +03:00
|
|
|
|
|
|
|
/* Handle Real Mode */
|
2020-04-03 17:00:53 +03:00
|
|
|
if ((msr_dr == 0) && (msr_hv || cpu->vhyp)) {
|
2017-07-03 09:19:47 +03:00
|
|
|
/* In real mode top 4 effective addr bits (mostly) ignored */
|
|
|
|
return eaddr & 0x0FFFFFFFFFFFFFFFULL;
|
|
|
|
}
|
|
|
|
|
2020-04-03 17:00:53 +03:00
|
|
|
if (ppc_radix64_xlate(cpu, eaddr, 0, msr_dr, &raddr, &psize,
|
|
|
|
&prot, false)) {
|
2017-07-03 09:19:47 +03:00
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return raddr & TARGET_PAGE_MASK;
|
|
|
|
}
|