2012-05-30 08:23:35 +04:00
|
|
|
/*
|
|
|
|
* PowerPC emulation helpers for QEMU.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003-2007 Jocelyn Mayer
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2020-10-19 09:11:26 +03:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2012-05-30 08:23:35 +04:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
2016-01-26 21:16:58 +03:00
|
|
|
#include "qemu/osdep.h"
|
2012-05-30 08:23:35 +04:00
|
|
|
#include "cpu.h"
|
2014-04-08 09:31:41 +04:00
|
|
|
#include "exec/helper-proto.h"
|
2016-07-27 09:56:35 +03:00
|
|
|
#include "exec/exec-all.h"
|
2016-03-15 15:18:37 +03:00
|
|
|
#include "qemu/log.h"
|
2020-03-22 22:22:58 +03:00
|
|
|
#include "qemu/main-loop.h"
|
2012-05-30 08:23:35 +04:00
|
|
|
|
|
|
|
/*****************************************************************************/
|
|
|
|
/* SPR accesses */
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
target_ulong helper_load_tbl(CPUPPCState *env)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
return (target_ulong)cpu_ppc_load_tbl(env);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
target_ulong helper_load_tbu(CPUPPCState *env)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
return cpu_ppc_load_tbu(env);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
target_ulong helper_load_atbl(CPUPPCState *env)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
return (target_ulong)cpu_ppc_load_atbl(env);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
target_ulong helper_load_atbu(CPUPPCState *env)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
return cpu_ppc_load_atbu(env);
|
|
|
|
}
|
|
|
|
|
2019-11-28 16:46:54 +03:00
|
|
|
target_ulong helper_load_vtb(CPUPPCState *env)
|
|
|
|
{
|
|
|
|
return cpu_ppc_load_vtb(env);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:35 +04:00
|
|
|
#if defined(TARGET_PPC64) && !defined(CONFIG_USER_ONLY)
|
2012-05-30 08:23:36 +04:00
|
|
|
target_ulong helper_load_purr(CPUPPCState *env)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
return (target_ulong)cpu_ppc_load_purr(env);
|
|
|
|
}
|
2019-11-28 16:46:55 +03:00
|
|
|
|
|
|
|
void helper_store_purr(CPUPPCState *env, target_ulong val)
|
|
|
|
{
|
|
|
|
cpu_ppc_store_purr(env, val);
|
|
|
|
}
|
2012-05-30 08:23:35 +04:00
|
|
|
#endif
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
target_ulong helper_load_601_rtcl(CPUPPCState *env)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
return cpu_ppc601_load_rtcl(env);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
target_ulong helper_load_601_rtcu(CPUPPCState *env)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
return cpu_ppc601_load_rtcu(env);
|
|
|
|
}
|
|
|
|
|
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2012-05-30 08:23:36 +04:00
|
|
|
void helper_store_tbl(CPUPPCState *env, target_ulong val)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
cpu_ppc_store_tbl(env, val);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
void helper_store_tbu(CPUPPCState *env, target_ulong val)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
cpu_ppc_store_tbu(env, val);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
void helper_store_atbl(CPUPPCState *env, target_ulong val)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
cpu_ppc_store_atbl(env, val);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
void helper_store_atbu(CPUPPCState *env, target_ulong val)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
cpu_ppc_store_atbu(env, val);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
void helper_store_601_rtcl(CPUPPCState *env, target_ulong val)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
cpu_ppc601_store_rtcl(env, val);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
void helper_store_601_rtcu(CPUPPCState *env, target_ulong val)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
cpu_ppc601_store_rtcu(env, val);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
target_ulong helper_load_decr(CPUPPCState *env)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
return cpu_ppc_load_decr(env);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
void helper_store_decr(CPUPPCState *env, target_ulong val)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
cpu_ppc_store_decr(env, val);
|
|
|
|
}
|
|
|
|
|
2016-06-27 09:55:19 +03:00
|
|
|
target_ulong helper_load_hdecr(CPUPPCState *env)
|
|
|
|
{
|
|
|
|
return cpu_ppc_load_hdecr(env);
|
|
|
|
}
|
|
|
|
|
|
|
|
void helper_store_hdecr(CPUPPCState *env, target_ulong val)
|
|
|
|
{
|
|
|
|
cpu_ppc_store_hdecr(env, val);
|
|
|
|
}
|
|
|
|
|
2019-11-28 16:46:54 +03:00
|
|
|
void helper_store_vtb(CPUPPCState *env, target_ulong val)
|
|
|
|
{
|
|
|
|
cpu_ppc_store_vtb(env, val);
|
|
|
|
}
|
|
|
|
|
2019-11-28 16:46:57 +03:00
|
|
|
void helper_store_tbu40(CPUPPCState *env, target_ulong val)
|
|
|
|
{
|
|
|
|
cpu_ppc_store_tbu40(env, val);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
target_ulong helper_load_40x_pit(CPUPPCState *env)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
return load_40x_pit(env);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
void helper_store_40x_pit(CPUPPCState *env, target_ulong val)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
store_40x_pit(env, val);
|
|
|
|
}
|
|
|
|
|
2022-01-04 09:55:34 +03:00
|
|
|
void helper_store_40x_tcr(CPUPPCState *env, target_ulong val)
|
|
|
|
{
|
|
|
|
store_40x_tcr(env, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
void helper_store_40x_tsr(CPUPPCState *env, target_ulong val)
|
|
|
|
{
|
|
|
|
store_40x_tsr(env, val);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
void helper_store_booke_tcr(CPUPPCState *env, target_ulong val)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
store_booke_tcr(env, val);
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
void helper_store_booke_tsr(CPUPPCState *env, target_ulong val)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
store_booke_tsr(env, val);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*****************************************************************************/
|
|
|
|
/* Embedded PowerPC specific helpers */
|
|
|
|
|
|
|
|
/* XXX: to be improved to check access rights when in user-mode */
|
2012-05-30 08:23:36 +04:00
|
|
|
target_ulong helper_load_dcr(CPUPPCState *env, target_ulong dcrn)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
uint32_t val = 0;
|
|
|
|
|
|
|
|
if (unlikely(env->dcr_env == NULL)) {
|
2015-11-13 15:34:23 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "No DCR environment\n");
|
2016-07-27 09:56:35 +03:00
|
|
|
raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
|
|
|
|
POWERPC_EXCP_INVAL |
|
|
|
|
POWERPC_EXCP_INVAL_INVAL, GETPC());
|
2020-03-22 22:22:58 +03:00
|
|
|
} else {
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
qemu_mutex_lock_iothread();
|
|
|
|
ret = ppc_dcr_read(env->dcr_env, (uint32_t)dcrn, &val);
|
|
|
|
qemu_mutex_unlock_iothread();
|
|
|
|
if (unlikely(ret != 0)) {
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "DCR read error %d %03x\n",
|
|
|
|
(uint32_t)dcrn, (uint32_t)dcrn);
|
|
|
|
raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
|
|
|
|
POWERPC_EXCP_INVAL |
|
|
|
|
POWERPC_EXCP_PRIV_REG, GETPC());
|
|
|
|
}
|
2012-05-30 08:23:35 +04:00
|
|
|
}
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2012-05-30 08:23:36 +04:00
|
|
|
void helper_store_dcr(CPUPPCState *env, target_ulong dcrn, target_ulong val)
|
2012-05-30 08:23:35 +04:00
|
|
|
{
|
|
|
|
if (unlikely(env->dcr_env == NULL)) {
|
2015-11-13 15:34:23 +03:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "No DCR environment\n");
|
2016-07-27 09:56:35 +03:00
|
|
|
raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
|
|
|
|
POWERPC_EXCP_INVAL |
|
|
|
|
POWERPC_EXCP_INVAL_INVAL, GETPC());
|
2020-03-22 22:22:58 +03:00
|
|
|
} else {
|
|
|
|
int ret;
|
|
|
|
qemu_mutex_lock_iothread();
|
|
|
|
ret = ppc_dcr_write(env->dcr_env, (uint32_t)dcrn, (uint32_t)val);
|
|
|
|
qemu_mutex_unlock_iothread();
|
|
|
|
if (unlikely(ret != 0)) {
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "DCR write error %d %03x\n",
|
|
|
|
(uint32_t)dcrn, (uint32_t)dcrn);
|
|
|
|
raise_exception_err_ra(env, POWERPC_EXCP_PROGRAM,
|
|
|
|
POWERPC_EXCP_INVAL |
|
|
|
|
POWERPC_EXCP_PRIV_REG, GETPC());
|
|
|
|
}
|
2012-05-30 08:23:35 +04:00
|
|
|
}
|
|
|
|
}
|