2018-03-02 15:31:14 +03:00
|
|
|
/*
|
|
|
|
* SiFive E series machine interface
|
|
|
|
*
|
|
|
|
* Copyright (c) 2017 SiFive, Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2 or later, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef HW_SIFIVE_E_H
|
|
|
|
#define HW_SIFIVE_E_H
|
|
|
|
|
2019-02-12 20:38:39 +03:00
|
|
|
#include "hw/riscv/sifive_gpio.h"
|
|
|
|
|
2018-05-04 02:54:02 +03:00
|
|
|
#define TYPE_RISCV_E_SOC "riscv.sifive.e.soc"
|
|
|
|
#define RISCV_E_SOC(obj) \
|
|
|
|
OBJECT_CHECK(SiFiveESoCState, (obj), TYPE_RISCV_E_SOC)
|
|
|
|
|
|
|
|
typedef struct SiFiveESoCState {
|
2018-03-02 15:31:14 +03:00
|
|
|
/*< private >*/
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
|
|
|
/*< public >*/
|
2018-05-04 02:54:02 +03:00
|
|
|
RISCVHartArrayState cpus;
|
2018-03-02 15:31:14 +03:00
|
|
|
DeviceState *plic;
|
2019-02-12 20:38:39 +03:00
|
|
|
SIFIVEGPIOState gpio;
|
2018-05-04 02:54:02 +03:00
|
|
|
} SiFiveESoCState;
|
|
|
|
|
|
|
|
typedef struct SiFiveEState {
|
|
|
|
/*< private >*/
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
|
|
|
/*< public >*/
|
|
|
|
SiFiveESoCState soc;
|
2018-03-02 15:31:14 +03:00
|
|
|
} SiFiveEState;
|
|
|
|
|
|
|
|
enum {
|
|
|
|
SIFIVE_E_DEBUG,
|
|
|
|
SIFIVE_E_MROM,
|
|
|
|
SIFIVE_E_OTP,
|
|
|
|
SIFIVE_E_CLINT,
|
|
|
|
SIFIVE_E_PLIC,
|
|
|
|
SIFIVE_E_AON,
|
|
|
|
SIFIVE_E_PRCI,
|
|
|
|
SIFIVE_E_OTP_CTRL,
|
|
|
|
SIFIVE_E_GPIO0,
|
|
|
|
SIFIVE_E_UART0,
|
|
|
|
SIFIVE_E_QSPI0,
|
|
|
|
SIFIVE_E_PWM0,
|
|
|
|
SIFIVE_E_UART1,
|
|
|
|
SIFIVE_E_QSPI1,
|
|
|
|
SIFIVE_E_PWM1,
|
|
|
|
SIFIVE_E_QSPI2,
|
|
|
|
SIFIVE_E_PWM2,
|
|
|
|
SIFIVE_E_XIP,
|
|
|
|
SIFIVE_E_DTIM
|
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
2019-02-12 20:38:39 +03:00
|
|
|
SIFIVE_E_UART0_IRQ = 3,
|
|
|
|
SIFIVE_E_UART1_IRQ = 4,
|
|
|
|
SIFIVE_E_GPIO0_IRQ0 = 8
|
2018-03-02 15:31:14 +03:00
|
|
|
};
|
|
|
|
|
|
|
|
#define SIFIVE_E_PLIC_HART_CONFIG "M"
|
|
|
|
#define SIFIVE_E_PLIC_NUM_SOURCES 127
|
|
|
|
#define SIFIVE_E_PLIC_NUM_PRIORITIES 7
|
2019-04-04 21:15:23 +03:00
|
|
|
#define SIFIVE_E_PLIC_PRIORITY_BASE 0x04
|
2018-03-02 15:31:14 +03:00
|
|
|
#define SIFIVE_E_PLIC_PENDING_BASE 0x1000
|
|
|
|
#define SIFIVE_E_PLIC_ENABLE_BASE 0x2000
|
|
|
|
#define SIFIVE_E_PLIC_ENABLE_STRIDE 0x80
|
|
|
|
#define SIFIVE_E_PLIC_CONTEXT_BASE 0x200000
|
|
|
|
#define SIFIVE_E_PLIC_CONTEXT_STRIDE 0x1000
|
|
|
|
|
|
|
|
#if defined(TARGET_RISCV32)
|
|
|
|
#define SIFIVE_E_CPU TYPE_RISCV_CPU_SIFIVE_E31
|
|
|
|
#elif defined(TARGET_RISCV64)
|
|
|
|
#define SIFIVE_E_CPU TYPE_RISCV_CPU_SIFIVE_E51
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif
|