2012-04-16 01:29:19 +04:00
|
|
|
/*
|
|
|
|
* QEMU MIPS CPU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see
|
|
|
|
* <http://www.gnu.org/licenses/lgpl-2.1.html>
|
|
|
|
*/
|
|
|
|
#ifndef QEMU_MIPS_CPU_QOM_H
|
|
|
|
#define QEMU_MIPS_CPU_QOM_H
|
|
|
|
|
2012-12-17 21:19:50 +04:00
|
|
|
#include "qom/cpu.h"
|
2012-04-16 01:29:19 +04:00
|
|
|
|
|
|
|
#ifdef TARGET_MIPS64
|
|
|
|
#define TYPE_MIPS_CPU "mips64-cpu"
|
|
|
|
#else
|
|
|
|
#define TYPE_MIPS_CPU "mips-cpu"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define MIPS_CPU_CLASS(klass) \
|
|
|
|
OBJECT_CLASS_CHECK(MIPSCPUClass, (klass), TYPE_MIPS_CPU)
|
|
|
|
#define MIPS_CPU(obj) \
|
|
|
|
OBJECT_CHECK(MIPSCPU, (obj), TYPE_MIPS_CPU)
|
|
|
|
#define MIPS_CPU_GET_CLASS(obj) \
|
|
|
|
OBJECT_GET_CLASS(MIPSCPUClass, (obj), TYPE_MIPS_CPU)
|
|
|
|
|
|
|
|
/**
|
|
|
|
* MIPSCPUClass:
|
2013-01-16 06:48:37 +04:00
|
|
|
* @parent_realize: The parent class' realize handler.
|
2012-04-16 01:29:19 +04:00
|
|
|
* @parent_reset: The parent class' reset handler.
|
|
|
|
*
|
|
|
|
* A MIPS CPU model.
|
|
|
|
*/
|
|
|
|
typedef struct MIPSCPUClass {
|
|
|
|
/*< private >*/
|
|
|
|
CPUClass parent_class;
|
|
|
|
/*< public >*/
|
|
|
|
|
2013-01-16 06:48:37 +04:00
|
|
|
DeviceRealize parent_realize;
|
2012-04-16 01:29:19 +04:00
|
|
|
void (*parent_reset)(CPUState *cpu);
|
|
|
|
} MIPSCPUClass;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* MIPSCPU:
|
|
|
|
* @env: #CPUMIPSState
|
|
|
|
*
|
|
|
|
* A MIPS CPU.
|
|
|
|
*/
|
|
|
|
typedef struct MIPSCPU {
|
|
|
|
/*< private >*/
|
|
|
|
CPUState parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
|
|
|
|
CPUMIPSState env;
|
|
|
|
} MIPSCPU;
|
|
|
|
|
|
|
|
static inline MIPSCPU *mips_env_get_cpu(CPUMIPSState *env)
|
|
|
|
{
|
2013-05-10 18:34:06 +04:00
|
|
|
return container_of(env, MIPSCPU, env);
|
2012-04-16 01:29:19 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
#define ENV_GET_CPU(e) CPU(mips_env_get_cpu(e))
|
|
|
|
|
2013-02-22 22:10:01 +04:00
|
|
|
#define ENV_OFFSET offsetof(MIPSCPU, env)
|
2012-04-16 01:29:19 +04:00
|
|
|
|
2013-02-02 13:57:51 +04:00
|
|
|
void mips_cpu_do_interrupt(CPUState *cpu);
|
2013-05-27 03:33:50 +04:00
|
|
|
void mips_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
|
|
|
|
int flags);
|
2013-06-29 20:55:54 +04:00
|
|
|
hwaddr mips_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
|
2013-06-29 06:18:45 +04:00
|
|
|
int mips_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
|
|
|
|
int mips_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
|
2014-03-28 21:14:58 +04:00
|
|
|
void mips_cpu_do_unaligned_access(CPUState *cpu, vaddr addr,
|
|
|
|
int is_write, int is_user, uintptr_t retaddr);
|
2013-02-02 13:57:51 +04:00
|
|
|
|
2012-04-16 01:29:19 +04:00
|
|
|
#endif
|