2016-01-30 01:50:42 +03:00
|
|
|
/*
|
|
|
|
* Raspberry Pi emulation (c) 2012 Gregory Estrade
|
|
|
|
* Upstreaming code cleanup [including bcm2835_*] (c) 2013 Jan Petrous
|
|
|
|
*
|
|
|
|
* Rasperry Pi 2 emulation and refactoring Copyright (c) 2015, Microsoft
|
|
|
|
* Written by Andrew Baumann
|
|
|
|
*
|
2020-03-23 20:22:30 +03:00
|
|
|
* This work is licensed under the terms of the GNU GPL, version 2 or later.
|
|
|
|
* See the COPYING file in the top-level directory.
|
2016-01-30 01:50:42 +03:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef BCM2836_H
|
|
|
|
#define BCM2836_H
|
|
|
|
|
|
|
|
#include "hw/arm/bcm2835_peripherals.h"
|
|
|
|
#include "hw/intc/bcm2836_control.h"
|
2019-08-12 08:23:31 +03:00
|
|
|
#include "target/arm/cpu.h"
|
2020-09-03 23:43:22 +03:00
|
|
|
#include "qom/object.h"
|
2016-01-30 01:50:42 +03:00
|
|
|
|
2024-02-26 03:02:19 +03:00
|
|
|
#define TYPE_BCM283X_BASE "bcm283x-base"
|
|
|
|
OBJECT_DECLARE_TYPE(BCM283XBaseState, BCM283XBaseClass, BCM283X_BASE)
|
2018-03-13 18:34:54 +03:00
|
|
|
#define TYPE_BCM283X "bcm283x"
|
2024-02-26 03:02:19 +03:00
|
|
|
OBJECT_DECLARE_SIMPLE_TYPE(BCM283XState, BCM283X)
|
2016-01-30 01:50:42 +03:00
|
|
|
|
2018-03-13 18:34:54 +03:00
|
|
|
#define BCM283X_NCPUS 4
|
2016-01-30 01:50:42 +03:00
|
|
|
|
2018-03-13 18:34:55 +03:00
|
|
|
/* These type names are for specific SoCs; other than instantiating
|
|
|
|
* them, code using these devices should always handle them via the
|
|
|
|
* BCM283x base class, so they have no BCM2836(obj) etc macros.
|
|
|
|
*/
|
2020-10-24 20:01:24 +03:00
|
|
|
#define TYPE_BCM2835 "bcm2835"
|
2018-03-13 18:34:55 +03:00
|
|
|
#define TYPE_BCM2836 "bcm2836"
|
|
|
|
#define TYPE_BCM2837 "bcm2837"
|
|
|
|
|
2024-02-26 03:02:19 +03:00
|
|
|
struct BCM283XBaseState {
|
2016-01-30 01:50:42 +03:00
|
|
|
/*< private >*/
|
|
|
|
DeviceState parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
|
|
|
|
uint32_t enabled_cpus;
|
|
|
|
|
2019-10-20 02:47:05 +03:00
|
|
|
struct {
|
|
|
|
ARMCPU core;
|
|
|
|
} cpu[BCM283X_NCPUS];
|
2016-01-30 01:50:42 +03:00
|
|
|
BCM2836ControlState control;
|
2024-02-26 03:02:19 +03:00
|
|
|
};
|
|
|
|
|
|
|
|
struct BCM283XBaseClass {
|
|
|
|
/*< private >*/
|
|
|
|
DeviceClass parent_class;
|
|
|
|
/*< public >*/
|
|
|
|
const char *name;
|
|
|
|
const char *cpu_type;
|
|
|
|
unsigned core_count;
|
|
|
|
hwaddr peri_base; /* Peripheral base address seen by the CPU */
|
|
|
|
hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */
|
|
|
|
int clusterid;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct BCM283XState {
|
|
|
|
/*< private >*/
|
|
|
|
BCM283XBaseState parent_obj;
|
|
|
|
/*< public >*/
|
2016-01-30 01:50:42 +03:00
|
|
|
BCM2835PeripheralState peripherals;
|
2020-09-03 23:43:22 +03:00
|
|
|
};
|
2016-01-30 01:50:42 +03:00
|
|
|
|
2024-02-26 03:02:20 +03:00
|
|
|
bool bcm283x_common_realize(DeviceState *dev, BCMSocPeripheralBaseState *ps,
|
|
|
|
Error **errp);
|
2024-02-26 03:02:19 +03:00
|
|
|
|
2016-01-30 01:50:42 +03:00
|
|
|
#endif /* BCM2836_H */
|