2019-02-28 13:55:15 +03:00
|
|
|
/*
|
|
|
|
* ARM SSE-200 Message Handling Unit (MHU)
|
|
|
|
*
|
|
|
|
* Copyright (c) 2019 Linaro Limited
|
|
|
|
* Written by Peter Maydell
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is a model of the Message Handling Unit (MHU) which is part of the
|
|
|
|
* Arm SSE-200 and documented in
|
2021-02-15 14:51:38 +03:00
|
|
|
* https://developer.arm.com/documentation/101104/latest/
|
2019-02-28 13:55:15 +03:00
|
|
|
*
|
|
|
|
* QEMU interface:
|
|
|
|
* + sysbus MMIO region 0: the system information register bank
|
|
|
|
* + sysbus IRQ 0: interrupt for CPU 0
|
|
|
|
* + sysbus IRQ 1: interrupt for CPU 1
|
|
|
|
*/
|
|
|
|
|
2019-03-15 17:51:20 +03:00
|
|
|
#ifndef HW_MISC_ARMSSE_MHU_H
|
|
|
|
#define HW_MISC_ARMSSE_MHU_H
|
2019-02-28 13:55:15 +03:00
|
|
|
|
|
|
|
#include "hw/sysbus.h"
|
2020-09-03 23:43:22 +03:00
|
|
|
#include "qom/object.h"
|
2019-02-28 13:55:15 +03:00
|
|
|
|
|
|
|
#define TYPE_ARMSSE_MHU "armsse-mhu"
|
2020-09-16 21:25:19 +03:00
|
|
|
OBJECT_DECLARE_SIMPLE_TYPE(ARMSSEMHU, ARMSSE_MHU)
|
2019-02-28 13:55:15 +03:00
|
|
|
|
2020-09-03 23:43:22 +03:00
|
|
|
struct ARMSSEMHU {
|
2019-02-28 13:55:15 +03:00
|
|
|
/*< private >*/
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
|
|
|
/*< public >*/
|
|
|
|
MemoryRegion iomem;
|
|
|
|
qemu_irq cpu0irq;
|
|
|
|
qemu_irq cpu1irq;
|
|
|
|
|
|
|
|
uint32_t cpu0intr;
|
|
|
|
uint32_t cpu1intr;
|
2020-09-03 23:43:22 +03:00
|
|
|
};
|
2019-02-28 13:55:15 +03:00
|
|
|
|
|
|
|
#endif
|