2003-08-09 03:58:05 +04:00
|
|
|
/*
|
|
|
|
* Software MMU support
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2011-09-22 00:00:18 +04:00
|
|
|
* Generate helpers used by TCG for qemu_ld/st ops and code load
|
|
|
|
* functions.
|
|
|
|
*
|
|
|
|
* Included from target op helpers and exec.c.
|
|
|
|
*
|
2003-08-09 03:58:05 +04:00
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
2009-07-17 00:47:01 +04:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2003-08-09 03:58:05 +04:00
|
|
|
*/
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/timer.h"
|
2012-12-17 21:19:49 +04:00
|
|
|
#include "exec/memory.h"
|
2010-03-29 23:24:00 +04:00
|
|
|
|
2003-08-09 03:58:05 +04:00
|
|
|
#define DATA_SIZE (1 << SHIFT)
|
|
|
|
|
|
|
|
#if DATA_SIZE == 8
|
|
|
|
#define SUFFIX q
|
2003-10-28 00:22:23 +03:00
|
|
|
#define USUFFIX q
|
2003-08-09 03:58:05 +04:00
|
|
|
#define DATA_TYPE uint64_t
|
|
|
|
#elif DATA_SIZE == 4
|
|
|
|
#define SUFFIX l
|
2003-10-28 00:22:23 +03:00
|
|
|
#define USUFFIX l
|
2003-08-09 03:58:05 +04:00
|
|
|
#define DATA_TYPE uint32_t
|
|
|
|
#elif DATA_SIZE == 2
|
|
|
|
#define SUFFIX w
|
2003-10-28 00:22:23 +03:00
|
|
|
#define USUFFIX uw
|
2003-08-09 03:58:05 +04:00
|
|
|
#define DATA_TYPE uint16_t
|
|
|
|
#elif DATA_SIZE == 1
|
|
|
|
#define SUFFIX b
|
2003-10-28 00:22:23 +03:00
|
|
|
#define USUFFIX ub
|
2003-08-09 03:58:05 +04:00
|
|
|
#define DATA_TYPE uint8_t
|
|
|
|
#else
|
|
|
|
#error unsupported data size
|
|
|
|
#endif
|
|
|
|
|
2004-10-03 19:07:13 +04:00
|
|
|
#ifdef SOFTMMU_CODE_ACCESS
|
|
|
|
#define READ_ACCESS_TYPE 2
|
2005-11-29 00:19:04 +03:00
|
|
|
#define ADDR_READ addr_code
|
2004-10-03 19:07:13 +04:00
|
|
|
#else
|
|
|
|
#define READ_ACCESS_TYPE 0
|
2005-11-29 00:19:04 +03:00
|
|
|
#define ADDR_READ addr_read
|
2004-10-03 19:07:13 +04:00
|
|
|
#endif
|
|
|
|
|
2012-09-02 19:28:56 +04:00
|
|
|
static DATA_TYPE glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(CPUArchState *env,
|
2011-09-18 18:55:46 +04:00
|
|
|
target_ulong addr,
|
2007-10-14 11:07:08 +04:00
|
|
|
int mmu_idx,
|
2012-04-09 18:20:20 +04:00
|
|
|
uintptr_t retaddr);
|
2012-09-02 19:28:56 +04:00
|
|
|
static inline DATA_TYPE glue(io_read, SUFFIX)(CPUArchState *env,
|
2012-10-23 14:30:10 +04:00
|
|
|
hwaddr physaddr,
|
2008-06-29 05:03:05 +04:00
|
|
|
target_ulong addr,
|
2012-04-09 18:20:20 +04:00
|
|
|
uintptr_t retaddr)
|
2003-08-09 03:58:05 +04:00
|
|
|
{
|
2013-05-24 18:10:39 +04:00
|
|
|
uint64_t val;
|
2012-03-08 20:08:35 +04:00
|
|
|
MemoryRegion *mr = iotlb_to_region(physaddr);
|
|
|
|
|
2008-06-09 04:20:13 +04:00
|
|
|
physaddr = (physaddr & TARGET_PAGE_MASK) + addr;
|
2012-04-09 18:20:20 +04:00
|
|
|
env->mem_io_pc = retaddr;
|
2013-05-24 16:37:28 +04:00
|
|
|
if (mr != &io_mem_rom && mr != &io_mem_notdirty && !can_do_io(env)) {
|
2008-06-29 05:03:05 +04:00
|
|
|
cpu_io_recompile(env, retaddr);
|
|
|
|
}
|
2003-08-09 03:58:05 +04:00
|
|
|
|
2008-11-18 23:09:43 +03:00
|
|
|
env->mem_io_vaddr = addr;
|
2013-05-24 18:10:39 +04:00
|
|
|
io_mem_read(mr, physaddr, &val, 1 << SHIFT);
|
|
|
|
return val;
|
2003-08-09 03:58:05 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
/* handle all cases except unaligned access which span two pages */
|
2011-09-18 18:55:46 +04:00
|
|
|
DATA_TYPE
|
2012-09-02 19:28:56 +04:00
|
|
|
glue(glue(helper_ld, SUFFIX), MMUSUFFIX)(CPUArchState *env, target_ulong addr,
|
|
|
|
int mmu_idx)
|
2003-08-09 03:58:05 +04:00
|
|
|
{
|
|
|
|
DATA_TYPE res;
|
2003-10-28 00:22:23 +03:00
|
|
|
int index;
|
2005-01-04 02:35:10 +03:00
|
|
|
target_ulong tlb_addr;
|
2012-10-23 14:30:10 +04:00
|
|
|
hwaddr ioaddr;
|
2012-04-09 18:20:20 +04:00
|
|
|
uintptr_t retaddr;
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2003-08-09 03:58:05 +04:00
|
|
|
/* test if there is match for unaligned or IO access */
|
|
|
|
/* XXX: could done more in memory macro in a non portable way */
|
|
|
|
index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
|
|
|
|
redo:
|
2007-10-14 11:07:08 +04:00
|
|
|
tlb_addr = env->tlb_table[mmu_idx][index].ADDR_READ;
|
2003-08-09 03:58:05 +04:00
|
|
|
if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
|
|
|
|
if (tlb_addr & ~TARGET_PAGE_MASK) {
|
|
|
|
/* IO access */
|
|
|
|
if ((addr & (DATA_SIZE - 1)) != 0)
|
|
|
|
goto do_unaligned_access;
|
2012-10-31 11:04:24 +04:00
|
|
|
retaddr = GETPC_EXT();
|
2012-03-08 20:08:35 +04:00
|
|
|
ioaddr = env->iotlb[mmu_idx][index];
|
2012-09-02 19:28:56 +04:00
|
|
|
res = glue(io_read, SUFFIX)(env, ioaddr, addr, retaddr);
|
2005-11-26 13:29:22 +03:00
|
|
|
} else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) {
|
2003-08-09 03:58:05 +04:00
|
|
|
/* slow unaligned access (it spans two pages or IO) */
|
|
|
|
do_unaligned_access:
|
2012-10-31 11:04:24 +04:00
|
|
|
retaddr = GETPC_EXT();
|
2005-12-05 22:57:57 +03:00
|
|
|
#ifdef ALIGNED_ONLY
|
2012-09-02 19:28:56 +04:00
|
|
|
do_unaligned_access(env, addr, READ_ACCESS_TYPE, mmu_idx, retaddr);
|
2005-12-05 22:57:57 +03:00
|
|
|
#endif
|
2012-09-02 19:28:56 +04:00
|
|
|
res = glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(env, addr,
|
2007-10-14 11:07:08 +04:00
|
|
|
mmu_idx, retaddr);
|
2003-08-09 03:58:05 +04:00
|
|
|
} else {
|
2005-12-05 22:57:57 +03:00
|
|
|
/* unaligned/aligned access in the same page */
|
2012-04-12 16:14:51 +04:00
|
|
|
uintptr_t addend;
|
2005-12-05 22:57:57 +03:00
|
|
|
#ifdef ALIGNED_ONLY
|
|
|
|
if ((addr & (DATA_SIZE - 1)) != 0) {
|
2012-10-31 11:04:24 +04:00
|
|
|
retaddr = GETPC_EXT();
|
2012-09-02 19:28:56 +04:00
|
|
|
do_unaligned_access(env, addr, READ_ACCESS_TYPE, mmu_idx, retaddr);
|
2005-12-05 22:57:57 +03:00
|
|
|
}
|
|
|
|
#endif
|
2008-06-09 04:20:13 +04:00
|
|
|
addend = env->tlb_table[mmu_idx][index].addend;
|
2012-04-12 16:14:51 +04:00
|
|
|
res = glue(glue(ld, USUFFIX), _raw)((uint8_t *)(intptr_t)
|
|
|
|
(addr + addend));
|
2003-08-09 03:58:05 +04:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* the page is not in the TLB : fill it */
|
2012-10-31 11:04:24 +04:00
|
|
|
retaddr = GETPC_EXT();
|
2005-12-05 22:57:57 +03:00
|
|
|
#ifdef ALIGNED_ONLY
|
|
|
|
if ((addr & (DATA_SIZE - 1)) != 0)
|
2012-09-02 19:28:56 +04:00
|
|
|
do_unaligned_access(env, addr, READ_ACCESS_TYPE, mmu_idx, retaddr);
|
2005-12-05 22:57:57 +03:00
|
|
|
#endif
|
2011-07-05 00:57:05 +04:00
|
|
|
tlb_fill(env, addr, READ_ACCESS_TYPE, mmu_idx, retaddr);
|
2003-08-09 03:58:05 +04:00
|
|
|
goto redo;
|
|
|
|
}
|
|
|
|
return res;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* handle all unaligned cases */
|
2011-09-18 18:55:46 +04:00
|
|
|
static DATA_TYPE
|
2012-09-02 19:28:56 +04:00
|
|
|
glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(CPUArchState *env,
|
2011-09-18 18:55:46 +04:00
|
|
|
target_ulong addr,
|
|
|
|
int mmu_idx,
|
2012-04-09 18:20:20 +04:00
|
|
|
uintptr_t retaddr)
|
2003-08-09 03:58:05 +04:00
|
|
|
{
|
|
|
|
DATA_TYPE res, res1, res2;
|
2003-10-28 00:22:23 +03:00
|
|
|
int index, shift;
|
2012-10-23 14:30:10 +04:00
|
|
|
hwaddr ioaddr;
|
2005-01-04 02:35:10 +03:00
|
|
|
target_ulong tlb_addr, addr1, addr2;
|
2003-08-09 03:58:05 +04:00
|
|
|
|
|
|
|
index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
|
|
|
|
redo:
|
2007-10-14 11:07:08 +04:00
|
|
|
tlb_addr = env->tlb_table[mmu_idx][index].ADDR_READ;
|
2003-08-09 03:58:05 +04:00
|
|
|
if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
|
|
|
|
if (tlb_addr & ~TARGET_PAGE_MASK) {
|
|
|
|
/* IO access */
|
|
|
|
if ((addr & (DATA_SIZE - 1)) != 0)
|
|
|
|
goto do_unaligned_access;
|
2012-03-08 20:08:35 +04:00
|
|
|
ioaddr = env->iotlb[mmu_idx][index];
|
2012-09-02 19:28:56 +04:00
|
|
|
res = glue(io_read, SUFFIX)(env, ioaddr, addr, retaddr);
|
2005-11-26 13:29:22 +03:00
|
|
|
} else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) {
|
2003-08-09 03:58:05 +04:00
|
|
|
do_unaligned_access:
|
|
|
|
/* slow unaligned access (it spans two pages) */
|
|
|
|
addr1 = addr & ~(DATA_SIZE - 1);
|
|
|
|
addr2 = addr1 + DATA_SIZE;
|
2012-09-02 19:28:56 +04:00
|
|
|
res1 = glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(env, addr1,
|
2007-10-14 11:07:08 +04:00
|
|
|
mmu_idx, retaddr);
|
2012-09-02 19:28:56 +04:00
|
|
|
res2 = glue(glue(slow_ld, SUFFIX), MMUSUFFIX)(env, addr2,
|
2007-10-14 11:07:08 +04:00
|
|
|
mmu_idx, retaddr);
|
2003-08-09 03:58:05 +04:00
|
|
|
shift = (addr & (DATA_SIZE - 1)) * 8;
|
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
|
|
|
res = (res1 << shift) | (res2 >> ((DATA_SIZE * 8) - shift));
|
|
|
|
#else
|
|
|
|
res = (res1 >> shift) | (res2 << ((DATA_SIZE * 8) - shift));
|
|
|
|
#endif
|
2004-01-19 00:53:18 +03:00
|
|
|
res = (DATA_TYPE)res;
|
2003-08-09 03:58:05 +04:00
|
|
|
} else {
|
|
|
|
/* unaligned/aligned access in the same page */
|
2012-04-12 16:14:51 +04:00
|
|
|
uintptr_t addend = env->tlb_table[mmu_idx][index].addend;
|
|
|
|
res = glue(glue(ld, USUFFIX), _raw)((uint8_t *)(intptr_t)
|
|
|
|
(addr + addend));
|
2003-08-09 03:58:05 +04:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* the page is not in the TLB : fill it */
|
2011-07-05 00:57:05 +04:00
|
|
|
tlb_fill(env, addr, READ_ACCESS_TYPE, mmu_idx, retaddr);
|
2003-08-09 03:58:05 +04:00
|
|
|
goto redo;
|
|
|
|
}
|
|
|
|
return res;
|
|
|
|
}
|
|
|
|
|
2004-10-03 19:07:13 +04:00
|
|
|
#ifndef SOFTMMU_CODE_ACCESS
|
|
|
|
|
2012-09-02 19:28:56 +04:00
|
|
|
static void glue(glue(slow_st, SUFFIX), MMUSUFFIX)(CPUArchState *env,
|
2011-09-18 18:55:46 +04:00
|
|
|
target_ulong addr,
|
2007-09-17 01:08:06 +04:00
|
|
|
DATA_TYPE val,
|
2007-10-14 11:07:08 +04:00
|
|
|
int mmu_idx,
|
2012-04-09 18:20:20 +04:00
|
|
|
uintptr_t retaddr);
|
2004-10-03 19:07:13 +04:00
|
|
|
|
2012-09-02 19:28:56 +04:00
|
|
|
static inline void glue(io_write, SUFFIX)(CPUArchState *env,
|
2012-10-23 14:30:10 +04:00
|
|
|
hwaddr physaddr,
|
2004-10-03 19:07:13 +04:00
|
|
|
DATA_TYPE val,
|
2008-06-09 04:20:13 +04:00
|
|
|
target_ulong addr,
|
2012-04-09 18:20:20 +04:00
|
|
|
uintptr_t retaddr)
|
2004-10-03 19:07:13 +04:00
|
|
|
{
|
2012-03-08 20:08:35 +04:00
|
|
|
MemoryRegion *mr = iotlb_to_region(physaddr);
|
|
|
|
|
2008-06-09 04:20:13 +04:00
|
|
|
physaddr = (physaddr & TARGET_PAGE_MASK) + addr;
|
2013-05-24 16:37:28 +04:00
|
|
|
if (mr != &io_mem_rom && mr != &io_mem_notdirty && !can_do_io(env)) {
|
2008-06-29 05:03:05 +04:00
|
|
|
cpu_io_recompile(env, retaddr);
|
|
|
|
}
|
2004-10-03 19:07:13 +04:00
|
|
|
|
2008-06-29 05:03:05 +04:00
|
|
|
env->mem_io_vaddr = addr;
|
2012-04-09 18:20:20 +04:00
|
|
|
env->mem_io_pc = retaddr;
|
2012-03-08 20:08:35 +04:00
|
|
|
io_mem_write(mr, physaddr, val, 1 << SHIFT);
|
2004-10-03 19:07:13 +04:00
|
|
|
}
|
2003-08-09 03:58:05 +04:00
|
|
|
|
2012-09-02 19:28:56 +04:00
|
|
|
void glue(glue(helper_st, SUFFIX), MMUSUFFIX)(CPUArchState *env,
|
|
|
|
target_ulong addr, DATA_TYPE val,
|
|
|
|
int mmu_idx)
|
2003-08-09 03:58:05 +04:00
|
|
|
{
|
2012-10-23 14:30:10 +04:00
|
|
|
hwaddr ioaddr;
|
2005-01-04 02:35:10 +03:00
|
|
|
target_ulong tlb_addr;
|
2012-04-09 18:20:20 +04:00
|
|
|
uintptr_t retaddr;
|
2003-10-28 00:22:23 +03:00
|
|
|
int index;
|
2007-09-17 12:09:54 +04:00
|
|
|
|
2003-08-09 03:58:05 +04:00
|
|
|
index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
|
|
|
|
redo:
|
2007-10-14 11:07:08 +04:00
|
|
|
tlb_addr = env->tlb_table[mmu_idx][index].addr_write;
|
2003-08-09 03:58:05 +04:00
|
|
|
if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
|
|
|
|
if (tlb_addr & ~TARGET_PAGE_MASK) {
|
|
|
|
/* IO access */
|
|
|
|
if ((addr & (DATA_SIZE - 1)) != 0)
|
|
|
|
goto do_unaligned_access;
|
2012-10-31 11:04:24 +04:00
|
|
|
retaddr = GETPC_EXT();
|
2012-03-08 20:08:35 +04:00
|
|
|
ioaddr = env->iotlb[mmu_idx][index];
|
2012-09-02 19:28:56 +04:00
|
|
|
glue(io_write, SUFFIX)(env, ioaddr, val, addr, retaddr);
|
2005-11-26 13:29:22 +03:00
|
|
|
} else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) {
|
2003-08-09 03:58:05 +04:00
|
|
|
do_unaligned_access:
|
2012-10-31 11:04:24 +04:00
|
|
|
retaddr = GETPC_EXT();
|
2005-12-05 22:57:57 +03:00
|
|
|
#ifdef ALIGNED_ONLY
|
2012-09-02 19:28:56 +04:00
|
|
|
do_unaligned_access(env, addr, 1, mmu_idx, retaddr);
|
2005-12-05 22:57:57 +03:00
|
|
|
#endif
|
2012-09-02 19:28:56 +04:00
|
|
|
glue(glue(slow_st, SUFFIX), MMUSUFFIX)(env, addr, val,
|
2007-10-14 11:07:08 +04:00
|
|
|
mmu_idx, retaddr);
|
2003-08-09 03:58:05 +04:00
|
|
|
} else {
|
|
|
|
/* aligned/unaligned access in the same page */
|
2012-04-12 16:14:51 +04:00
|
|
|
uintptr_t addend;
|
2005-12-05 22:57:57 +03:00
|
|
|
#ifdef ALIGNED_ONLY
|
|
|
|
if ((addr & (DATA_SIZE - 1)) != 0) {
|
2012-10-31 11:04:24 +04:00
|
|
|
retaddr = GETPC_EXT();
|
2012-09-02 19:28:56 +04:00
|
|
|
do_unaligned_access(env, addr, 1, mmu_idx, retaddr);
|
2005-12-05 22:57:57 +03:00
|
|
|
}
|
|
|
|
#endif
|
2008-06-09 04:20:13 +04:00
|
|
|
addend = env->tlb_table[mmu_idx][index].addend;
|
2012-04-12 16:14:51 +04:00
|
|
|
glue(glue(st, SUFFIX), _raw)((uint8_t *)(intptr_t)
|
|
|
|
(addr + addend), val);
|
2003-08-09 03:58:05 +04:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* the page is not in the TLB : fill it */
|
2012-10-31 11:04:24 +04:00
|
|
|
retaddr = GETPC_EXT();
|
2005-12-05 22:57:57 +03:00
|
|
|
#ifdef ALIGNED_ONLY
|
|
|
|
if ((addr & (DATA_SIZE - 1)) != 0)
|
2012-09-02 19:28:56 +04:00
|
|
|
do_unaligned_access(env, addr, 1, mmu_idx, retaddr);
|
2005-12-05 22:57:57 +03:00
|
|
|
#endif
|
2011-07-05 00:57:05 +04:00
|
|
|
tlb_fill(env, addr, 1, mmu_idx, retaddr);
|
2003-08-09 03:58:05 +04:00
|
|
|
goto redo;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* handles all unaligned cases */
|
2012-09-02 19:28:56 +04:00
|
|
|
static void glue(glue(slow_st, SUFFIX), MMUSUFFIX)(CPUArchState *env,
|
2011-09-18 18:55:46 +04:00
|
|
|
target_ulong addr,
|
2003-10-28 00:22:23 +03:00
|
|
|
DATA_TYPE val,
|
2007-10-14 11:07:08 +04:00
|
|
|
int mmu_idx,
|
2012-04-09 18:20:20 +04:00
|
|
|
uintptr_t retaddr)
|
2003-08-09 03:58:05 +04:00
|
|
|
{
|
2012-10-23 14:30:10 +04:00
|
|
|
hwaddr ioaddr;
|
2005-01-04 02:35:10 +03:00
|
|
|
target_ulong tlb_addr;
|
2003-10-28 00:22:23 +03:00
|
|
|
int index, i;
|
2003-08-09 03:58:05 +04:00
|
|
|
|
|
|
|
index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
|
|
|
|
redo:
|
2007-10-14 11:07:08 +04:00
|
|
|
tlb_addr = env->tlb_table[mmu_idx][index].addr_write;
|
2003-08-09 03:58:05 +04:00
|
|
|
if ((addr & TARGET_PAGE_MASK) == (tlb_addr & (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
|
|
|
|
if (tlb_addr & ~TARGET_PAGE_MASK) {
|
|
|
|
/* IO access */
|
|
|
|
if ((addr & (DATA_SIZE - 1)) != 0)
|
|
|
|
goto do_unaligned_access;
|
2012-03-08 20:08:35 +04:00
|
|
|
ioaddr = env->iotlb[mmu_idx][index];
|
2012-09-02 19:28:56 +04:00
|
|
|
glue(io_write, SUFFIX)(env, ioaddr, val, addr, retaddr);
|
2005-11-26 13:29:22 +03:00
|
|
|
} else if (((addr & ~TARGET_PAGE_MASK) + DATA_SIZE - 1) >= TARGET_PAGE_SIZE) {
|
2003-08-09 03:58:05 +04:00
|
|
|
do_unaligned_access:
|
|
|
|
/* XXX: not efficient, but simple */
|
2007-11-17 15:12:29 +03:00
|
|
|
/* Note: relies on the fact that tlb_fill() does not remove the
|
|
|
|
* previous page from the TLB cache. */
|
2007-11-17 12:53:42 +03:00
|
|
|
for(i = DATA_SIZE - 1; i >= 0; i--) {
|
2003-08-09 03:58:05 +04:00
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
2012-09-02 19:28:56 +04:00
|
|
|
glue(slow_stb, MMUSUFFIX)(env, addr + i,
|
2011-09-18 18:55:46 +04:00
|
|
|
val >> (((DATA_SIZE - 1) * 8) - (i * 8)),
|
2007-10-14 11:07:08 +04:00
|
|
|
mmu_idx, retaddr);
|
2003-08-09 03:58:05 +04:00
|
|
|
#else
|
2012-09-02 19:28:56 +04:00
|
|
|
glue(slow_stb, MMUSUFFIX)(env, addr + i,
|
2011-09-18 18:55:46 +04:00
|
|
|
val >> (i * 8),
|
2007-10-14 11:07:08 +04:00
|
|
|
mmu_idx, retaddr);
|
2003-08-09 03:58:05 +04:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* aligned/unaligned access in the same page */
|
2012-04-12 16:14:51 +04:00
|
|
|
uintptr_t addend = env->tlb_table[mmu_idx][index].addend;
|
|
|
|
glue(glue(st, SUFFIX), _raw)((uint8_t *)(intptr_t)
|
|
|
|
(addr + addend), val);
|
2003-08-09 03:58:05 +04:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* the page is not in the TLB : fill it */
|
2011-07-05 00:57:05 +04:00
|
|
|
tlb_fill(env, addr, 1, mmu_idx, retaddr);
|
2003-08-09 03:58:05 +04:00
|
|
|
goto redo;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2004-10-03 19:07:13 +04:00
|
|
|
#endif /* !defined(SOFTMMU_CODE_ACCESS) */
|
|
|
|
|
|
|
|
#undef READ_ACCESS_TYPE
|
2003-08-09 03:58:05 +04:00
|
|
|
#undef SHIFT
|
|
|
|
#undef DATA_TYPE
|
|
|
|
#undef SUFFIX
|
2003-10-28 00:22:23 +03:00
|
|
|
#undef USUFFIX
|
2003-08-09 03:58:05 +04:00
|
|
|
#undef DATA_SIZE
|
2005-11-29 00:19:04 +03:00
|
|
|
#undef ADDR_READ
|