2009-12-05 14:44:21 +03:00
|
|
|
/*
|
|
|
|
* S/390 virtual CPU header
|
|
|
|
*
|
|
|
|
* Copyright (c) 2009 Ulrich Hecht
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
2012-11-12 05:44:10 +04:00
|
|
|
* Contributions after 2012-10-29 are licensed under the terms of the
|
|
|
|
* GNU GPL, version 2 or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU (Lesser) General Public
|
2010-03-07 18:48:43 +03:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2009-12-05 14:44:21 +03:00
|
|
|
*/
|
2016-06-29 12:05:55 +03:00
|
|
|
|
|
|
|
#ifndef S390X_CPU_H
|
|
|
|
#define S390X_CPU_H
|
2012-02-01 23:56:52 +04:00
|
|
|
|
|
|
|
#include "qemu-common.h"
|
2016-03-15 15:49:25 +03:00
|
|
|
#include "cpu-qom.h"
|
2017-09-13 16:24:02 +03:00
|
|
|
#include "cpu_models.h"
|
2009-12-05 14:44:21 +03:00
|
|
|
|
|
|
|
#define TARGET_LONG_BITS 64
|
|
|
|
|
2014-02-18 10:11:37 +04:00
|
|
|
#define ELF_MACHINE_UNAME "S390X"
|
2009-12-05 14:44:21 +03:00
|
|
|
|
2012-03-14 04:38:32 +04:00
|
|
|
#define CPUArchState struct CPUS390XState
|
2009-12-05 14:44:21 +03:00
|
|
|
|
2012-12-17 21:19:49 +04:00
|
|
|
#include "exec/cpu-defs.h"
|
2011-04-15 19:32:47 +04:00
|
|
|
#define TARGET_PAGE_BITS 12
|
|
|
|
|
2013-05-27 15:18:06 +04:00
|
|
|
#define TARGET_PHYS_ADDR_SPACE_BITS 64
|
2011-04-15 19:32:47 +04:00
|
|
|
#define TARGET_VIRT_ADDR_SPACE_BITS 64
|
|
|
|
|
2012-12-17 21:19:49 +04:00
|
|
|
#include "exec/cpu-all.h"
|
2009-12-05 14:44:21 +03:00
|
|
|
|
2012-10-24 15:12:00 +04:00
|
|
|
#include "fpu/softfloat.h"
|
2009-12-05 14:44:21 +03:00
|
|
|
|
2017-09-26 21:33:14 +03:00
|
|
|
#define NB_MMU_MODES 4
|
2015-08-30 19:26:10 +03:00
|
|
|
#define TARGET_INSN_START_EXTRA_WORDS 1
|
2009-12-05 14:44:21 +03:00
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
#define MMU_MODE0_SUFFIX _primary
|
|
|
|
#define MMU_MODE1_SUFFIX _secondary
|
|
|
|
#define MMU_MODE2_SUFFIX _home
|
2017-09-26 21:33:14 +03:00
|
|
|
#define MMU_MODE3_SUFFIX _real
|
2011-04-15 19:32:47 +04:00
|
|
|
|
2015-05-25 02:47:23 +03:00
|
|
|
#define MMU_USER_IDX 0
|
2011-04-15 19:32:47 +04:00
|
|
|
|
2017-09-28 16:46:09 +03:00
|
|
|
#define S390_MAX_CPUS 248
|
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
typedef struct PSW {
|
|
|
|
uint64_t mask;
|
|
|
|
uint64_t addr;
|
|
|
|
} PSW;
|
|
|
|
|
2017-09-13 16:24:02 +03:00
|
|
|
struct CPUS390XState {
|
2012-09-26 02:26:59 +04:00
|
|
|
uint64_t regs[16]; /* GP registers */
|
2014-08-18 23:33:39 +04:00
|
|
|
/*
|
|
|
|
* The floating point registers are part of the vector registers.
|
|
|
|
* vregs[0][0] -> vregs[15][0] are 16 floating point registers
|
|
|
|
*/
|
|
|
|
CPU_DoubleU vregs[32][2]; /* vector registers */
|
2012-09-26 02:26:59 +04:00
|
|
|
uint32_t aregs[16]; /* access registers */
|
2017-05-12 14:47:30 +03:00
|
|
|
uint8_t riccb[64]; /* runtime instrumentation control */
|
2017-02-15 06:47:49 +03:00
|
|
|
uint64_t gscb[4]; /* guarded storage control */
|
2017-05-12 14:47:30 +03:00
|
|
|
|
|
|
|
/* Fields up to this point are not cleared by initial CPU reset */
|
|
|
|
struct {} start_initial_reset_fields;
|
2009-12-05 14:44:21 +03:00
|
|
|
|
2012-09-26 02:26:59 +04:00
|
|
|
uint32_t fpc; /* floating-point control register */
|
|
|
|
uint32_t cc_op;
|
2018-01-18 11:56:27 +03:00
|
|
|
bool bpbc; /* branch prediction blocking */
|
2009-12-05 14:44:21 +03:00
|
|
|
|
|
|
|
float_status fpu_status; /* passed to softfloat lib */
|
|
|
|
|
2012-09-26 02:26:59 +04:00
|
|
|
/* The low part of a 128-bit return, or remainder of a divide. */
|
|
|
|
uint64_t retxl;
|
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
PSW psw;
|
2009-12-05 14:44:21 +03:00
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
uint64_t cc_src;
|
|
|
|
uint64_t cc_dst;
|
|
|
|
uint64_t cc_vr;
|
2009-12-05 14:44:21 +03:00
|
|
|
|
2017-05-21 19:50:00 +03:00
|
|
|
uint64_t ex_value;
|
|
|
|
|
2009-12-05 14:44:21 +03:00
|
|
|
uint64_t __excp_addr;
|
2011-04-15 19:32:47 +04:00
|
|
|
uint64_t psa;
|
|
|
|
|
|
|
|
uint32_t int_pgm_code;
|
2012-09-15 06:31:57 +04:00
|
|
|
uint32_t int_pgm_ilen;
|
2011-04-15 19:32:47 +04:00
|
|
|
|
|
|
|
uint32_t int_svc_code;
|
2012-09-15 06:31:57 +04:00
|
|
|
uint32_t int_svc_ilen;
|
2011-04-15 19:32:47 +04:00
|
|
|
|
2015-06-13 01:45:56 +03:00
|
|
|
uint64_t per_address;
|
|
|
|
uint16_t per_perc_atmid;
|
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
uint64_t cregs[16]; /* control registers */
|
|
|
|
|
2013-01-24 06:28:04 +04:00
|
|
|
int pending_int;
|
2017-09-28 23:36:41 +03:00
|
|
|
uint16_t external_call_addr;
|
|
|
|
DECLARE_BITMAP(emergency_signals, S390_MAX_CPUS);
|
2013-01-24 06:28:04 +04:00
|
|
|
|
|
|
|
uint64_t ckc;
|
|
|
|
uint64_t cputm;
|
|
|
|
uint32_t todpr;
|
2011-05-02 12:11:40 +04:00
|
|
|
|
2013-09-05 15:54:39 +04:00
|
|
|
uint64_t pfault_token;
|
|
|
|
uint64_t pfault_compare;
|
|
|
|
uint64_t pfault_select;
|
|
|
|
|
2014-04-03 13:01:13 +04:00
|
|
|
uint64_t gbea;
|
|
|
|
uint64_t pp;
|
|
|
|
|
2016-11-14 17:19:17 +03:00
|
|
|
/* Fields up to this point are cleared by a CPU reset */
|
|
|
|
struct {} end_reset_fields;
|
2011-05-02 12:11:40 +04:00
|
|
|
|
2016-11-14 17:19:17 +03:00
|
|
|
CPU_COMMON
|
2011-04-15 19:32:47 +04:00
|
|
|
|
2017-09-28 16:46:08 +03:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2017-09-13 16:24:08 +03:00
|
|
|
uint32_t core_id; /* PoP "CPU address", same as cpu_index */
|
2017-06-09 16:34:26 +03:00
|
|
|
uint64_t cpuid;
|
2017-09-28 16:46:08 +03:00
|
|
|
#endif
|
2013-09-20 22:33:41 +04:00
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
uint64_t tod_offset;
|
|
|
|
uint64_t tod_basetime;
|
|
|
|
QEMUTimer *tod_timer;
|
|
|
|
|
|
|
|
QEMUTimer *cpu_timer;
|
2014-09-30 12:57:28 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The cpu state represents the logical state of a cpu. In contrast to other
|
|
|
|
* architectures, there is a difference between a halt and a stop on s390.
|
|
|
|
* If all cpus are either stopped (including check stop) or in the disabled
|
|
|
|
* wait state, the vm can be shut down.
|
|
|
|
*/
|
|
|
|
#define CPU_STATE_UNINITIALIZED 0x00
|
|
|
|
#define CPU_STATE_STOPPED 0x01
|
|
|
|
#define CPU_STATE_CHECK_STOP 0x02
|
|
|
|
#define CPU_STATE_OPERATING 0x03
|
|
|
|
#define CPU_STATE_LOAD 0x04
|
|
|
|
uint8_t cpu_state;
|
|
|
|
|
2015-02-24 16:15:27 +03:00
|
|
|
/* currently processed sigp order */
|
|
|
|
uint8_t sigp_order;
|
|
|
|
|
2017-09-13 16:24:02 +03:00
|
|
|
};
|
2009-12-05 14:44:21 +03:00
|
|
|
|
2015-05-07 21:35:44 +03:00
|
|
|
static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr)
|
|
|
|
{
|
2014-08-18 23:33:39 +04:00
|
|
|
return &cs->vregs[nr][0];
|
2015-05-07 21:35:44 +03:00
|
|
|
}
|
|
|
|
|
2016-03-15 15:49:25 +03:00
|
|
|
/**
|
|
|
|
* S390CPU:
|
|
|
|
* @env: #CPUS390XState.
|
|
|
|
*
|
|
|
|
* An S/390 CPU.
|
|
|
|
*/
|
|
|
|
struct S390CPU {
|
|
|
|
/*< private >*/
|
|
|
|
CPUState parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
|
|
|
|
CPUS390XState env;
|
2016-09-05 11:52:23 +03:00
|
|
|
S390CPUModel *model;
|
2016-03-15 15:49:25 +03:00
|
|
|
/* needed for live migration */
|
|
|
|
void *irqstate;
|
|
|
|
uint32_t irqstate_saved_size;
|
|
|
|
};
|
|
|
|
|
|
|
|
static inline S390CPU *s390_env_get_cpu(CPUS390XState *env)
|
|
|
|
{
|
|
|
|
return container_of(env, S390CPU, env);
|
|
|
|
}
|
|
|
|
|
|
|
|
#define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e))
|
|
|
|
|
|
|
|
#define ENV_OFFSET offsetof(S390CPU, env)
|
|
|
|
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
extern const struct VMStateDescription vmstate_s390_cpu;
|
|
|
|
#endif
|
|
|
|
|
2013-01-24 06:28:05 +04:00
|
|
|
/* distinguish between 24 bit and 31 bit addressing */
|
|
|
|
#define HIGH_ORDER_BIT 0x80000000
|
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
/* Interrupt Codes */
|
|
|
|
/* Program Interrupts */
|
|
|
|
#define PGM_OPERATION 0x0001
|
|
|
|
#define PGM_PRIVILEGED 0x0002
|
|
|
|
#define PGM_EXECUTE 0x0003
|
|
|
|
#define PGM_PROTECTION 0x0004
|
|
|
|
#define PGM_ADDRESSING 0x0005
|
|
|
|
#define PGM_SPECIFICATION 0x0006
|
|
|
|
#define PGM_DATA 0x0007
|
|
|
|
#define PGM_FIXPT_OVERFLOW 0x0008
|
|
|
|
#define PGM_FIXPT_DIVIDE 0x0009
|
|
|
|
#define PGM_DEC_OVERFLOW 0x000a
|
|
|
|
#define PGM_DEC_DIVIDE 0x000b
|
|
|
|
#define PGM_HFP_EXP_OVERFLOW 0x000c
|
|
|
|
#define PGM_HFP_EXP_UNDERFLOW 0x000d
|
|
|
|
#define PGM_HFP_SIGNIFICANCE 0x000e
|
|
|
|
#define PGM_HFP_DIVIDE 0x000f
|
|
|
|
#define PGM_SEGMENT_TRANS 0x0010
|
|
|
|
#define PGM_PAGE_TRANS 0x0011
|
|
|
|
#define PGM_TRANS_SPEC 0x0012
|
|
|
|
#define PGM_SPECIAL_OP 0x0013
|
|
|
|
#define PGM_OPERAND 0x0015
|
|
|
|
#define PGM_TRACE_TABLE 0x0016
|
|
|
|
#define PGM_SPACE_SWITCH 0x001c
|
|
|
|
#define PGM_HFP_SQRT 0x001d
|
|
|
|
#define PGM_PC_TRANS_SPEC 0x001f
|
|
|
|
#define PGM_AFX_TRANS 0x0020
|
|
|
|
#define PGM_ASX_TRANS 0x0021
|
|
|
|
#define PGM_LX_TRANS 0x0022
|
|
|
|
#define PGM_EX_TRANS 0x0023
|
|
|
|
#define PGM_PRIM_AUTH 0x0024
|
|
|
|
#define PGM_SEC_AUTH 0x0025
|
|
|
|
#define PGM_ALET_SPEC 0x0028
|
|
|
|
#define PGM_ALEN_SPEC 0x0029
|
|
|
|
#define PGM_ALE_SEQ 0x002a
|
|
|
|
#define PGM_ASTE_VALID 0x002b
|
|
|
|
#define PGM_ASTE_SEQ 0x002c
|
|
|
|
#define PGM_EXT_AUTH 0x002d
|
|
|
|
#define PGM_STACK_FULL 0x0030
|
|
|
|
#define PGM_STACK_EMPTY 0x0031
|
|
|
|
#define PGM_STACK_SPEC 0x0032
|
|
|
|
#define PGM_STACK_TYPE 0x0033
|
|
|
|
#define PGM_STACK_OP 0x0034
|
|
|
|
#define PGM_ASCE_TYPE 0x0038
|
|
|
|
#define PGM_REG_FIRST_TRANS 0x0039
|
|
|
|
#define PGM_REG_SEC_TRANS 0x003a
|
|
|
|
#define PGM_REG_THIRD_TRANS 0x003b
|
|
|
|
#define PGM_MONITOR 0x0040
|
|
|
|
#define PGM_PER 0x0080
|
|
|
|
#define PGM_CRYPTO 0x0119
|
|
|
|
|
|
|
|
/* External Interrupts */
|
|
|
|
#define EXT_INTERRUPT_KEY 0x0040
|
|
|
|
#define EXT_CLOCK_COMP 0x1004
|
|
|
|
#define EXT_CPU_TIMER 0x1005
|
|
|
|
#define EXT_MALFUNCTION 0x1200
|
|
|
|
#define EXT_EMERGENCY 0x1201
|
|
|
|
#define EXT_EXTERNAL_CALL 0x1202
|
|
|
|
#define EXT_ETR 0x1406
|
|
|
|
#define EXT_SERVICE 0x2401
|
|
|
|
#define EXT_VIRTIO 0x2603
|
|
|
|
|
|
|
|
/* PSW defines */
|
|
|
|
#undef PSW_MASK_PER
|
|
|
|
#undef PSW_MASK_DAT
|
|
|
|
#undef PSW_MASK_IO
|
|
|
|
#undef PSW_MASK_EXT
|
|
|
|
#undef PSW_MASK_KEY
|
|
|
|
#undef PSW_SHIFT_KEY
|
|
|
|
#undef PSW_MASK_MCHECK
|
|
|
|
#undef PSW_MASK_WAIT
|
|
|
|
#undef PSW_MASK_PSTATE
|
|
|
|
#undef PSW_MASK_ASC
|
2017-06-14 16:38:19 +03:00
|
|
|
#undef PSW_SHIFT_ASC
|
2011-04-15 19:32:47 +04:00
|
|
|
#undef PSW_MASK_CC
|
|
|
|
#undef PSW_MASK_PM
|
2017-09-20 18:30:14 +03:00
|
|
|
#undef PSW_SHIFT_MASK_PM
|
2011-04-15 19:32:47 +04:00
|
|
|
#undef PSW_MASK_64
|
2013-07-25 18:45:51 +04:00
|
|
|
#undef PSW_MASK_32
|
|
|
|
#undef PSW_MASK_ESA_ADDR
|
2011-04-15 19:32:47 +04:00
|
|
|
|
|
|
|
#define PSW_MASK_PER 0x4000000000000000ULL
|
|
|
|
#define PSW_MASK_DAT 0x0400000000000000ULL
|
|
|
|
#define PSW_MASK_IO 0x0200000000000000ULL
|
|
|
|
#define PSW_MASK_EXT 0x0100000000000000ULL
|
|
|
|
#define PSW_MASK_KEY 0x00F0000000000000ULL
|
2017-06-14 16:38:18 +03:00
|
|
|
#define PSW_SHIFT_KEY 52
|
2011-04-15 19:32:47 +04:00
|
|
|
#define PSW_MASK_MCHECK 0x0004000000000000ULL
|
|
|
|
#define PSW_MASK_WAIT 0x0002000000000000ULL
|
|
|
|
#define PSW_MASK_PSTATE 0x0001000000000000ULL
|
|
|
|
#define PSW_MASK_ASC 0x0000C00000000000ULL
|
2017-06-14 16:38:19 +03:00
|
|
|
#define PSW_SHIFT_ASC 46
|
2011-04-15 19:32:47 +04:00
|
|
|
#define PSW_MASK_CC 0x0000300000000000ULL
|
|
|
|
#define PSW_MASK_PM 0x00000F0000000000ULL
|
2017-09-20 18:30:14 +03:00
|
|
|
#define PSW_SHIFT_MASK_PM 40
|
2011-04-15 19:32:47 +04:00
|
|
|
#define PSW_MASK_64 0x0000000100000000ULL
|
|
|
|
#define PSW_MASK_32 0x0000000080000000ULL
|
2013-07-25 18:45:51 +04:00
|
|
|
#define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
|
2011-04-15 19:32:47 +04:00
|
|
|
|
|
|
|
#undef PSW_ASC_PRIMARY
|
|
|
|
#undef PSW_ASC_ACCREG
|
|
|
|
#undef PSW_ASC_SECONDARY
|
|
|
|
#undef PSW_ASC_HOME
|
|
|
|
|
|
|
|
#define PSW_ASC_PRIMARY 0x0000000000000000ULL
|
|
|
|
#define PSW_ASC_ACCREG 0x0000400000000000ULL
|
|
|
|
#define PSW_ASC_SECONDARY 0x0000800000000000ULL
|
|
|
|
#define PSW_ASC_HOME 0x0000C00000000000ULL
|
|
|
|
|
2017-06-14 16:38:19 +03:00
|
|
|
/* the address space values shifted */
|
|
|
|
#define AS_PRIMARY 0
|
|
|
|
#define AS_ACCREG 1
|
|
|
|
#define AS_SECONDARY 2
|
|
|
|
#define AS_HOME 3
|
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
/* tb flags */
|
|
|
|
|
2017-06-19 07:11:48 +03:00
|
|
|
#define FLAG_MASK_PSW_SHIFT 31
|
|
|
|
#define FLAG_MASK_PER (PSW_MASK_PER >> FLAG_MASK_PSW_SHIFT)
|
|
|
|
#define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT)
|
|
|
|
#define FLAG_MASK_ASC (PSW_MASK_ASC >> FLAG_MASK_PSW_SHIFT)
|
|
|
|
#define FLAG_MASK_64 (PSW_MASK_64 >> FLAG_MASK_PSW_SHIFT)
|
|
|
|
#define FLAG_MASK_32 (PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT)
|
|
|
|
#define FLAG_MASK_PSW (FLAG_MASK_PER | FLAG_MASK_PSTATE \
|
|
|
|
| FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32)
|
2011-04-15 19:32:47 +04:00
|
|
|
|
2014-04-25 17:37:19 +04:00
|
|
|
/* Control register 0 bits */
|
2015-02-12 20:09:31 +03:00
|
|
|
#define CR0_LOWPROT 0x0000000010000000ULL
|
2017-06-14 16:38:19 +03:00
|
|
|
#define CR0_SECONDARY 0x0000000004000000ULL
|
2014-04-25 17:37:19 +04:00
|
|
|
#define CR0_EDAT 0x0000000000800000ULL
|
2017-09-28 23:36:43 +03:00
|
|
|
#define CR0_EMERGENCY_SIGNAL_SC 0x0000000000004000ULL
|
|
|
|
#define CR0_EXTERNAL_CALL_SC 0x0000000000002000ULL
|
|
|
|
#define CR0_CKC_SC 0x0000000000000800ULL
|
|
|
|
#define CR0_CPU_TIMER_SC 0x0000000000000400ULL
|
|
|
|
#define CR0_SERVICE_SC 0x0000000000000200ULL
|
2014-04-25 17:37:19 +04:00
|
|
|
|
2017-12-08 19:01:54 +03:00
|
|
|
/* Control register 14 bits */
|
|
|
|
#define CR14_CHANNEL_REPORT_SC 0x0000000010000000ULL
|
|
|
|
|
2015-06-04 00:09:53 +03:00
|
|
|
/* MMU */
|
|
|
|
#define MMU_PRIMARY_IDX 0
|
|
|
|
#define MMU_SECONDARY_IDX 1
|
|
|
|
#define MMU_HOME_IDX 2
|
2017-09-26 21:33:14 +03:00
|
|
|
#define MMU_REAL_IDX 3
|
2015-06-04 00:09:53 +03:00
|
|
|
|
2017-06-14 16:38:19 +03:00
|
|
|
static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch)
|
2009-12-05 14:44:26 +03:00
|
|
|
{
|
2015-05-25 02:47:23 +03:00
|
|
|
switch (env->psw.mask & PSW_MASK_ASC) {
|
|
|
|
case PSW_ASC_PRIMARY:
|
2015-06-04 00:09:53 +03:00
|
|
|
return MMU_PRIMARY_IDX;
|
2015-05-25 02:47:23 +03:00
|
|
|
case PSW_ASC_SECONDARY:
|
2015-06-04 00:09:53 +03:00
|
|
|
return MMU_SECONDARY_IDX;
|
2015-05-25 02:47:23 +03:00
|
|
|
case PSW_ASC_HOME:
|
2015-06-04 00:09:53 +03:00
|
|
|
return MMU_HOME_IDX;
|
2015-05-25 02:47:23 +03:00
|
|
|
case PSW_ASC_ACCREG:
|
|
|
|
/* Fallthrough: access register mode is not yet supported */
|
|
|
|
default:
|
|
|
|
abort();
|
2011-04-15 19:32:47 +04:00
|
|
|
}
|
2009-12-05 14:44:26 +03:00
|
|
|
}
|
|
|
|
|
2012-03-14 04:38:22 +04:00
|
|
|
static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
|
2016-04-07 20:19:22 +03:00
|
|
|
target_ulong *cs_base, uint32_t *flags)
|
2011-04-15 19:32:47 +04:00
|
|
|
{
|
|
|
|
*pc = env->psw.addr;
|
2017-05-21 19:50:00 +03:00
|
|
|
*cs_base = env->ex_value;
|
2017-06-19 07:11:48 +03:00
|
|
|
*flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW;
|
2011-04-15 19:32:47 +04:00
|
|
|
}
|
|
|
|
|
2015-06-13 01:45:53 +03:00
|
|
|
/* PER bits from control register 9 */
|
|
|
|
#define PER_CR9_EVENT_BRANCH 0x80000000
|
|
|
|
#define PER_CR9_EVENT_IFETCH 0x40000000
|
|
|
|
#define PER_CR9_EVENT_STORE 0x20000000
|
|
|
|
#define PER_CR9_EVENT_STORE_REAL 0x08000000
|
|
|
|
#define PER_CR9_EVENT_NULLIFICATION 0x01000000
|
|
|
|
#define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
|
|
|
|
#define PER_CR9_CONTROL_ALTERATION 0x00200000
|
|
|
|
|
|
|
|
/* PER bits from the PER CODE/ATMID/AI in lowcore */
|
|
|
|
#define PER_CODE_EVENT_BRANCH 0x8000
|
|
|
|
#define PER_CODE_EVENT_IFETCH 0x4000
|
|
|
|
#define PER_CODE_EVENT_STORE 0x2000
|
|
|
|
#define PER_CODE_EVENT_STORE_REAL 0x0800
|
|
|
|
#define PER_CODE_EVENT_NULLIFICATION 0x0100
|
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
#define EXCP_EXT 1 /* external interrupt */
|
|
|
|
#define EXCP_SVC 2 /* supervisor call (syscall) */
|
|
|
|
#define EXCP_PGM 3 /* program interruption */
|
2017-09-28 23:37:02 +03:00
|
|
|
#define EXCP_RESTART 4 /* restart interrupt */
|
|
|
|
#define EXCP_STOP 5 /* stop interrupt */
|
2013-01-24 06:28:04 +04:00
|
|
|
#define EXCP_IO 7 /* I/O interrupt */
|
|
|
|
#define EXCP_MCHK 8 /* machine check */
|
2011-04-15 19:32:47 +04:00
|
|
|
|
2017-09-28 23:36:39 +03:00
|
|
|
#define INTERRUPT_EXT_CPU_TIMER (1 << 3)
|
|
|
|
#define INTERRUPT_EXT_CLOCK_COMPARATOR (1 << 4)
|
2017-09-28 23:36:41 +03:00
|
|
|
#define INTERRUPT_EXTERNAL_CALL (1 << 5)
|
|
|
|
#define INTERRUPT_EMERGENCY_SIGNAL (1 << 6)
|
2017-09-28 23:37:02 +03:00
|
|
|
#define INTERRUPT_RESTART (1 << 7)
|
|
|
|
#define INTERRUPT_STOP (1 << 8)
|
2009-12-05 14:44:26 +03:00
|
|
|
|
|
|
|
/* Program Status Word. */
|
|
|
|
#define S390_PSWM_REGNUM 0
|
|
|
|
#define S390_PSWA_REGNUM 1
|
|
|
|
/* General Purpose Registers. */
|
|
|
|
#define S390_R0_REGNUM 2
|
|
|
|
#define S390_R1_REGNUM 3
|
|
|
|
#define S390_R2_REGNUM 4
|
|
|
|
#define S390_R3_REGNUM 5
|
|
|
|
#define S390_R4_REGNUM 6
|
|
|
|
#define S390_R5_REGNUM 7
|
|
|
|
#define S390_R6_REGNUM 8
|
|
|
|
#define S390_R7_REGNUM 9
|
|
|
|
#define S390_R8_REGNUM 10
|
|
|
|
#define S390_R9_REGNUM 11
|
|
|
|
#define S390_R10_REGNUM 12
|
|
|
|
#define S390_R11_REGNUM 13
|
|
|
|
#define S390_R12_REGNUM 14
|
|
|
|
#define S390_R13_REGNUM 15
|
|
|
|
#define S390_R14_REGNUM 16
|
|
|
|
#define S390_R15_REGNUM 17
|
2014-08-29 17:52:16 +04:00
|
|
|
/* Total Core Registers. */
|
|
|
|
#define S390_NUM_CORE_REGS 18
|
2009-12-05 14:44:26 +03:00
|
|
|
|
2013-07-02 15:43:38 +04:00
|
|
|
static inline void setcc(S390CPU *cpu, uint64_t cc)
|
|
|
|
{
|
|
|
|
CPUS390XState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->psw.mask &= ~(3ull << 44);
|
|
|
|
env->psw.mask |= (cc & 3) << 44;
|
2015-06-15 18:57:03 +03:00
|
|
|
env->cc_op = cc;
|
2013-07-02 15:43:38 +04:00
|
|
|
}
|
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
/* STSI */
|
2018-01-29 15:56:18 +03:00
|
|
|
#define STSI_R0_FC_MASK 0x00000000f0000000ULL
|
|
|
|
#define STSI_R0_FC_CURRENT 0x0000000000000000ULL
|
|
|
|
#define STSI_R0_FC_LEVEL_1 0x0000000010000000ULL
|
|
|
|
#define STSI_R0_FC_LEVEL_2 0x0000000020000000ULL
|
|
|
|
#define STSI_R0_FC_LEVEL_3 0x0000000030000000ULL
|
2011-04-15 19:32:47 +04:00
|
|
|
#define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
|
|
|
|
#define STSI_R0_SEL1_MASK 0x00000000000000ffULL
|
|
|
|
#define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
|
|
|
|
#define STSI_R1_SEL2_MASK 0x000000000000ffffULL
|
|
|
|
|
|
|
|
/* Basic Machine Configuration */
|
2018-01-29 15:56:17 +03:00
|
|
|
typedef struct SysIB_111 {
|
|
|
|
uint8_t res1[32];
|
2011-04-15 19:32:47 +04:00
|
|
|
uint8_t manuf[16];
|
|
|
|
uint8_t type[4];
|
|
|
|
uint8_t res2[12];
|
|
|
|
uint8_t model[16];
|
|
|
|
uint8_t sequence[16];
|
|
|
|
uint8_t plant[4];
|
2018-01-29 15:56:17 +03:00
|
|
|
uint8_t res3[3996];
|
|
|
|
} SysIB_111;
|
|
|
|
QEMU_BUILD_BUG_ON(sizeof(SysIB_111) != 4096);
|
2011-04-15 19:32:47 +04:00
|
|
|
|
|
|
|
/* Basic Machine CPU */
|
2018-01-29 15:56:17 +03:00
|
|
|
typedef struct SysIB_121 {
|
|
|
|
uint8_t res1[80];
|
2011-04-15 19:32:47 +04:00
|
|
|
uint8_t sequence[16];
|
|
|
|
uint8_t plant[4];
|
|
|
|
uint8_t res2[2];
|
|
|
|
uint16_t cpu_addr;
|
2018-01-29 15:56:17 +03:00
|
|
|
uint8_t res3[3992];
|
|
|
|
} SysIB_121;
|
|
|
|
QEMU_BUILD_BUG_ON(sizeof(SysIB_121) != 4096);
|
2011-04-15 19:32:47 +04:00
|
|
|
|
|
|
|
/* Basic Machine CPUs */
|
2018-01-29 15:56:17 +03:00
|
|
|
typedef struct SysIB_122 {
|
2011-04-15 19:32:47 +04:00
|
|
|
uint8_t res1[32];
|
|
|
|
uint32_t capability;
|
|
|
|
uint16_t total_cpus;
|
2018-01-29 15:56:18 +03:00
|
|
|
uint16_t conf_cpus;
|
2011-04-15 19:32:47 +04:00
|
|
|
uint16_t standby_cpus;
|
|
|
|
uint16_t reserved_cpus;
|
|
|
|
uint16_t adjustments[2026];
|
2018-01-29 15:56:17 +03:00
|
|
|
} SysIB_122;
|
|
|
|
QEMU_BUILD_BUG_ON(sizeof(SysIB_122) != 4096);
|
2011-04-15 19:32:47 +04:00
|
|
|
|
|
|
|
/* LPAR CPU */
|
2018-01-29 15:56:17 +03:00
|
|
|
typedef struct SysIB_221 {
|
|
|
|
uint8_t res1[80];
|
2011-04-15 19:32:47 +04:00
|
|
|
uint8_t sequence[16];
|
|
|
|
uint8_t plant[4];
|
|
|
|
uint16_t cpu_id;
|
|
|
|
uint16_t cpu_addr;
|
2018-01-29 15:56:17 +03:00
|
|
|
uint8_t res3[3992];
|
|
|
|
} SysIB_221;
|
|
|
|
QEMU_BUILD_BUG_ON(sizeof(SysIB_221) != 4096);
|
2011-04-15 19:32:47 +04:00
|
|
|
|
|
|
|
/* LPAR CPUs */
|
2018-01-29 15:56:17 +03:00
|
|
|
typedef struct SysIB_222 {
|
|
|
|
uint8_t res1[32];
|
2011-04-15 19:32:47 +04:00
|
|
|
uint16_t lpar_num;
|
|
|
|
uint8_t res2;
|
|
|
|
uint8_t lcpuc;
|
|
|
|
uint16_t total_cpus;
|
|
|
|
uint16_t conf_cpus;
|
|
|
|
uint16_t standby_cpus;
|
|
|
|
uint16_t reserved_cpus;
|
|
|
|
uint8_t name[8];
|
|
|
|
uint32_t caf;
|
|
|
|
uint8_t res3[16];
|
|
|
|
uint16_t dedicated_cpus;
|
|
|
|
uint16_t shared_cpus;
|
2018-01-29 15:56:17 +03:00
|
|
|
uint8_t res4[4020];
|
|
|
|
} SysIB_222;
|
|
|
|
QEMU_BUILD_BUG_ON(sizeof(SysIB_222) != 4096);
|
2011-04-15 19:32:47 +04:00
|
|
|
|
|
|
|
/* VM CPUs */
|
2018-01-29 15:56:17 +03:00
|
|
|
typedef struct SysIB_322 {
|
2011-04-15 19:32:47 +04:00
|
|
|
uint8_t res1[31];
|
|
|
|
uint8_t count;
|
|
|
|
struct {
|
|
|
|
uint8_t res2[4];
|
|
|
|
uint16_t total_cpus;
|
|
|
|
uint16_t conf_cpus;
|
|
|
|
uint16_t standby_cpus;
|
|
|
|
uint16_t reserved_cpus;
|
|
|
|
uint8_t name[8];
|
|
|
|
uint32_t caf;
|
|
|
|
uint8_t cpi[16];
|
2015-03-03 20:35:27 +03:00
|
|
|
uint8_t res5[3];
|
|
|
|
uint8_t ext_name_encoding;
|
|
|
|
uint32_t res3;
|
|
|
|
uint8_t uuid[16];
|
2011-04-15 19:32:47 +04:00
|
|
|
} vm[8];
|
2015-03-03 20:35:27 +03:00
|
|
|
uint8_t res4[1504];
|
|
|
|
uint8_t ext_names[8][256];
|
2018-01-29 15:56:17 +03:00
|
|
|
} SysIB_322;
|
|
|
|
QEMU_BUILD_BUG_ON(sizeof(SysIB_322) != 4096);
|
2011-04-15 19:32:47 +04:00
|
|
|
|
2018-01-29 15:56:18 +03:00
|
|
|
typedef union SysIB {
|
|
|
|
SysIB_111 sysib_111;
|
|
|
|
SysIB_121 sysib_121;
|
|
|
|
SysIB_122 sysib_122;
|
|
|
|
SysIB_221 sysib_221;
|
|
|
|
SysIB_222 sysib_222;
|
|
|
|
SysIB_322 sysib_322;
|
|
|
|
} SysIB;
|
|
|
|
QEMU_BUILD_BUG_ON(sizeof(SysIB) != 4096);
|
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
/* MMU defines */
|
|
|
|
#define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
|
|
|
|
#define _ASCE_SUBSPACE 0x200 /* subspace group control */
|
|
|
|
#define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
|
|
|
|
#define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
|
|
|
|
#define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
|
|
|
|
#define _ASCE_REAL_SPACE 0x20 /* real space control */
|
|
|
|
#define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
|
|
|
|
#define _ASCE_TYPE_REGION1 0x0c /* region first table type */
|
|
|
|
#define _ASCE_TYPE_REGION2 0x08 /* region second table type */
|
|
|
|
#define _ASCE_TYPE_REGION3 0x04 /* region third table type */
|
|
|
|
#define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
|
|
|
|
#define _ASCE_TABLE_LENGTH 0x03 /* region table length */
|
|
|
|
|
|
|
|
#define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
|
2015-02-12 20:09:26 +03:00
|
|
|
#define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */
|
2015-02-12 20:09:21 +03:00
|
|
|
#define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */
|
2011-04-15 19:32:47 +04:00
|
|
|
#define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
|
|
|
|
#define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
|
|
|
|
#define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
|
|
|
|
#define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
|
|
|
|
#define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
|
|
|
|
#define _REGION_ENTRY_LENGTH 0x03 /* region third length */
|
|
|
|
|
|
|
|
#define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
|
2014-04-25 17:37:19 +04:00
|
|
|
#define _SEGMENT_ENTRY_FC 0x400 /* format control */
|
2011-04-15 19:32:47 +04:00
|
|
|
#define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
|
|
|
|
#define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
|
|
|
|
|
2017-06-01 01:01:01 +03:00
|
|
|
#define VADDR_PX 0xff000 /* page index bits */
|
|
|
|
|
2011-04-15 19:32:47 +04:00
|
|
|
#define _PAGE_RO 0x200 /* HW read-only bit */
|
|
|
|
#define _PAGE_INVALID 0x400 /* HW invalid bit */
|
2015-02-12 20:09:28 +03:00
|
|
|
#define _PAGE_RES0 0x800 /* bit must be zero */
|
2011-04-15 19:32:47 +04:00
|
|
|
|
2011-07-14 13:49:08 +04:00
|
|
|
#define SK_C (0x1 << 1)
|
|
|
|
#define SK_R (0x1 << 2)
|
|
|
|
#define SK_F (0x1 << 3)
|
|
|
|
#define SK_ACC_MASK (0xf << 4)
|
2011-04-15 19:32:47 +04:00
|
|
|
|
2015-02-24 16:15:22 +03:00
|
|
|
/* SIGP order codes */
|
2011-04-15 19:32:47 +04:00
|
|
|
#define SIGP_SENSE 0x01
|
|
|
|
#define SIGP_EXTERNAL_CALL 0x02
|
|
|
|
#define SIGP_EMERGENCY 0x03
|
|
|
|
#define SIGP_START 0x04
|
|
|
|
#define SIGP_STOP 0x05
|
|
|
|
#define SIGP_RESTART 0x06
|
|
|
|
#define SIGP_STOP_STORE_STATUS 0x09
|
|
|
|
#define SIGP_INITIAL_CPU_RESET 0x0b
|
|
|
|
#define SIGP_CPU_RESET 0x0c
|
|
|
|
#define SIGP_SET_PREFIX 0x0d
|
|
|
|
#define SIGP_STORE_STATUS_ADDR 0x0e
|
|
|
|
#define SIGP_SET_ARCH 0x12
|
2017-09-28 23:37:01 +03:00
|
|
|
#define SIGP_COND_EMERGENCY 0x13
|
2017-09-28 23:36:57 +03:00
|
|
|
#define SIGP_SENSE_RUNNING 0x15
|
2015-01-14 17:57:16 +03:00
|
|
|
#define SIGP_STORE_ADTL_STATUS 0x17
|
2011-04-15 19:32:47 +04:00
|
|
|
|
2015-02-24 16:15:22 +03:00
|
|
|
/* SIGP condition codes */
|
|
|
|
#define SIGP_CC_ORDER_CODE_ACCEPTED 0
|
|
|
|
#define SIGP_CC_STATUS_STORED 1
|
|
|
|
#define SIGP_CC_BUSY 2
|
|
|
|
#define SIGP_CC_NOT_OPERATIONAL 3
|
|
|
|
|
|
|
|
/* SIGP status bits */
|
2011-04-15 19:32:47 +04:00
|
|
|
#define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
|
2017-09-28 23:36:57 +03:00
|
|
|
#define SIGP_STAT_NOT_RUNNING 0x00000400UL
|
2011-04-15 19:32:47 +04:00
|
|
|
#define SIGP_STAT_INCORRECT_STATE 0x00000200UL
|
|
|
|
#define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
|
|
|
|
#define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
|
|
|
|
#define SIGP_STAT_STOPPED 0x00000040UL
|
|
|
|
#define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
|
|
|
|
#define SIGP_STAT_CHECK_STOP 0x00000010UL
|
|
|
|
#define SIGP_STAT_INOPERATIVE 0x00000004UL
|
|
|
|
#define SIGP_STAT_INVALID_ORDER 0x00000002UL
|
|
|
|
#define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
|
|
|
|
|
2015-02-24 16:15:27 +03:00
|
|
|
/* SIGP SET ARCHITECTURE modes */
|
|
|
|
#define SIGP_MODE_ESA_S390 0
|
|
|
|
#define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
|
|
|
|
#define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
|
|
|
|
|
2017-05-09 11:27:58 +03:00
|
|
|
/* SIGP order code mask corresponding to bit positions 56-63 */
|
|
|
|
#define SIGP_ORDER_MASK 0x000000ff
|
|
|
|
|
2014-08-28 19:25:33 +04:00
|
|
|
/* from s390-virtio-ccw */
|
|
|
|
#define MEM_SECTION_SIZE 0x10000000UL
|
2014-08-28 19:25:35 +04:00
|
|
|
#define MAX_AVAIL_SLOTS 32
|
2014-08-28 19:25:33 +04:00
|
|
|
|
2015-10-08 16:05:46 +03:00
|
|
|
/* machine check interruption code */
|
|
|
|
|
|
|
|
/* subclasses */
|
|
|
|
#define MCIC_SC_SD 0x8000000000000000ULL
|
|
|
|
#define MCIC_SC_PD 0x4000000000000000ULL
|
|
|
|
#define MCIC_SC_SR 0x2000000000000000ULL
|
|
|
|
#define MCIC_SC_CD 0x0800000000000000ULL
|
|
|
|
#define MCIC_SC_ED 0x0400000000000000ULL
|
|
|
|
#define MCIC_SC_DG 0x0100000000000000ULL
|
|
|
|
#define MCIC_SC_W 0x0080000000000000ULL
|
|
|
|
#define MCIC_SC_CP 0x0040000000000000ULL
|
|
|
|
#define MCIC_SC_SP 0x0020000000000000ULL
|
|
|
|
#define MCIC_SC_CK 0x0010000000000000ULL
|
|
|
|
|
|
|
|
/* subclass modifiers */
|
|
|
|
#define MCIC_SCM_B 0x0002000000000000ULL
|
|
|
|
#define MCIC_SCM_DA 0x0000000020000000ULL
|
|
|
|
#define MCIC_SCM_AP 0x0000000000080000ULL
|
|
|
|
|
|
|
|
/* storage errors */
|
|
|
|
#define MCIC_SE_SE 0x0000800000000000ULL
|
|
|
|
#define MCIC_SE_SC 0x0000400000000000ULL
|
|
|
|
#define MCIC_SE_KE 0x0000200000000000ULL
|
|
|
|
#define MCIC_SE_DS 0x0000100000000000ULL
|
|
|
|
#define MCIC_SE_IE 0x0000000080000000ULL
|
|
|
|
|
|
|
|
/* validity bits */
|
|
|
|
#define MCIC_VB_WP 0x0000080000000000ULL
|
|
|
|
#define MCIC_VB_MS 0x0000040000000000ULL
|
|
|
|
#define MCIC_VB_PM 0x0000020000000000ULL
|
|
|
|
#define MCIC_VB_IA 0x0000010000000000ULL
|
|
|
|
#define MCIC_VB_FA 0x0000008000000000ULL
|
|
|
|
#define MCIC_VB_VR 0x0000004000000000ULL
|
|
|
|
#define MCIC_VB_EC 0x0000002000000000ULL
|
|
|
|
#define MCIC_VB_FP 0x0000001000000000ULL
|
|
|
|
#define MCIC_VB_GR 0x0000000800000000ULL
|
|
|
|
#define MCIC_VB_CR 0x0000000400000000ULL
|
|
|
|
#define MCIC_VB_ST 0x0000000100000000ULL
|
|
|
|
#define MCIC_VB_AR 0x0000000040000000ULL
|
2017-02-15 06:47:49 +03:00
|
|
|
#define MCIC_VB_GS 0x0000000008000000ULL
|
2015-10-08 16:05:46 +03:00
|
|
|
#define MCIC_VB_PR 0x0000000000200000ULL
|
|
|
|
#define MCIC_VB_FC 0x0000000000100000ULL
|
|
|
|
#define MCIC_VB_CT 0x0000000000020000ULL
|
|
|
|
#define MCIC_VB_CC 0x0000000000010000ULL
|
|
|
|
|
2017-12-08 19:01:54 +03:00
|
|
|
static inline uint64_t s390_build_validity_mcic(void)
|
|
|
|
{
|
|
|
|
uint64_t mcic;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Indicate all validity bits (no damage) only. Other bits have to be
|
|
|
|
* added by the caller. (storage errors, subclasses and subclass modifiers)
|
|
|
|
*/
|
|
|
|
mcic = MCIC_VB_WP | MCIC_VB_MS | MCIC_VB_PM | MCIC_VB_IA | MCIC_VB_FP |
|
|
|
|
MCIC_VB_GR | MCIC_VB_CR | MCIC_VB_ST | MCIC_VB_AR | MCIC_VB_PR |
|
|
|
|
MCIC_VB_FC | MCIC_VB_CT | MCIC_VB_CC;
|
|
|
|
if (s390_has_feat(S390_FEAT_VECTOR)) {
|
|
|
|
mcic |= MCIC_VB_VR;
|
|
|
|
}
|
|
|
|
if (s390_has_feat(S390_FEAT_GUARDED_STORAGE)) {
|
|
|
|
mcic |= MCIC_VB_GS;
|
|
|
|
}
|
|
|
|
return mcic;
|
|
|
|
}
|
|
|
|
|
2017-08-18 14:43:53 +03:00
|
|
|
|
|
|
|
/* cpu.c */
|
|
|
|
int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low);
|
|
|
|
int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low);
|
|
|
|
void s390_crypto_reset(void);
|
|
|
|
bool s390_get_squash_mcss(void);
|
|
|
|
int s390_get_memslot_count(void);
|
|
|
|
int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit);
|
|
|
|
void s390_cmma_reset(void);
|
|
|
|
void s390_enable_css_support(S390CPU *cpu);
|
|
|
|
int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id,
|
|
|
|
int vq, bool assign);
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
|
|
|
|
#else
|
|
|
|
static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_USER_ONLY */
|
2018-01-29 15:56:16 +03:00
|
|
|
static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
|
|
|
|
{
|
|
|
|
return cpu->env.cpu_state;
|
|
|
|
}
|
2017-08-18 14:43:53 +03:00
|
|
|
|
|
|
|
|
|
|
|
/* cpu_models.c */
|
|
|
|
void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
|
|
|
|
#define cpu_list s390_cpu_list
|
2017-12-08 19:55:29 +03:00
|
|
|
void s390_set_qemu_cpu_model(uint16_t type, uint8_t gen, uint8_t ec_ga,
|
|
|
|
const S390FeatInit feat_init);
|
|
|
|
|
2017-08-18 14:43:53 +03:00
|
|
|
|
|
|
|
/* helper.c */
|
2017-08-31 16:19:38 +03:00
|
|
|
#define cpu_init(cpu_model) cpu_generic_init(TYPE_S390_CPU, cpu_model)
|
2017-09-21 15:59:08 +03:00
|
|
|
|
|
|
|
#define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU
|
|
|
|
#define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX)
|
|
|
|
|
2017-08-18 14:43:53 +03:00
|
|
|
/* you can call this signal handler from your SIGBUS and SIGSEGV
|
|
|
|
signal handlers to inform the virtual CPU of exceptions. non zero
|
|
|
|
is returned if the signal was handled by the virtual CPU. */
|
|
|
|
int cpu_s390x_signal_handler(int host_signum, void *pinfo, void *puc);
|
|
|
|
#define cpu_signal_handler cpu_s390x_signal_handler
|
|
|
|
|
|
|
|
|
|
|
|
/* interrupt.c */
|
|
|
|
void s390_crw_mchk(void);
|
|
|
|
void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
|
|
|
|
uint32_t io_int_parm, uint32_t io_int_word);
|
|
|
|
/* automatically detect the instruction length */
|
|
|
|
#define ILEN_AUTO 0xff
|
2017-11-30 19:27:32 +03:00
|
|
|
#define RA_IGNORED 0
|
2017-11-30 19:27:29 +03:00
|
|
|
void s390_program_interrupt(CPUS390XState *env, uint32_t code, int ilen,
|
|
|
|
uintptr_t ra);
|
2017-08-18 14:43:53 +03:00
|
|
|
/* service interrupts are floating therefore we must not pass an cpustate */
|
|
|
|
void s390_sclp_extint(uint32_t parm);
|
|
|
|
|
|
|
|
/* mmu_helper.c */
|
|
|
|
int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
|
|
|
|
int len, bool is_write);
|
|
|
|
#define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \
|
|
|
|
s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
|
|
|
|
#define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \
|
|
|
|
s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
|
2018-01-12 15:54:52 +03:00
|
|
|
#define s390_cpu_virt_mem_check_read(cpu, laddr, ar, len) \
|
|
|
|
s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, false)
|
2017-08-18 14:43:53 +03:00
|
|
|
#define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \
|
|
|
|
s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
|
2017-11-30 19:27:35 +03:00
|
|
|
void s390_cpu_virt_mem_handle_exc(S390CPU *cpu, uintptr_t ra);
|
2017-08-18 14:43:53 +03:00
|
|
|
|
|
|
|
|
2017-09-28 23:36:54 +03:00
|
|
|
/* sigp.c */
|
|
|
|
int s390_cpu_restart(S390CPU *cpu);
|
|
|
|
void s390_init_sigp(void);
|
|
|
|
|
|
|
|
|
2017-08-18 14:43:53 +03:00
|
|
|
/* outside of target/s390x/ */
|
|
|
|
S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
|
|
|
|
|
2009-12-05 14:44:21 +03:00
|
|
|
#endif
|