2012-07-20 11:50:47 +04:00
|
|
|
/*
|
|
|
|
* QEMU OpenRISC timer support
|
|
|
|
*
|
|
|
|
* Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
|
|
|
|
* Zhizhou Zhang <etouzh@gmail.com>
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2019-02-13 16:46:50 +03:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2012-07-20 11:50:47 +04:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2016-01-26 21:17:22 +03:00
|
|
|
#include "qemu/osdep.h"
|
2012-07-20 11:50:47 +04:00
|
|
|
#include "cpu.h"
|
2013-02-04 18:40:22 +04:00
|
|
|
#include "hw/hw.h"
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/timer.h"
|
2012-07-20 11:50:47 +04:00
|
|
|
|
2015-08-25 18:17:15 +03:00
|
|
|
#define TIMER_PERIOD 50 /* 50 ns period for 20 MHz timer */
|
2012-07-20 11:50:47 +04:00
|
|
|
|
2017-08-22 00:37:10 +03:00
|
|
|
/* Tick Timer global state to allow all cores to be in sync */
|
|
|
|
typedef struct OR1KTimerState {
|
|
|
|
uint32_t ttcr;
|
|
|
|
uint64_t last_clk;
|
|
|
|
} OR1KTimerState;
|
2012-07-20 11:50:47 +04:00
|
|
|
|
2017-08-22 00:37:10 +03:00
|
|
|
static OR1KTimerState *or1k_timer;
|
|
|
|
|
|
|
|
void cpu_openrisc_count_set(OpenRISCCPU *cpu, uint32_t val)
|
|
|
|
{
|
|
|
|
or1k_timer->ttcr = val;
|
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t cpu_openrisc_count_get(OpenRISCCPU *cpu)
|
|
|
|
{
|
|
|
|
return or1k_timer->ttcr;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Add elapsed ticks to ttcr */
|
2012-07-20 11:50:47 +04:00
|
|
|
void cpu_openrisc_count_update(OpenRISCCPU *cpu)
|
|
|
|
{
|
2013-10-22 04:12:41 +04:00
|
|
|
uint64_t now;
|
2012-07-20 11:50:47 +04:00
|
|
|
|
2017-08-22 00:37:10 +03:00
|
|
|
if (!cpu->env.is_counting) {
|
2012-07-20 11:50:47 +04:00
|
|
|
return;
|
|
|
|
}
|
2013-10-22 04:12:41 +04:00
|
|
|
now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
|
2017-08-22 00:37:10 +03:00
|
|
|
or1k_timer->ttcr += (uint32_t)((now - or1k_timer->last_clk)
|
|
|
|
/ TIMER_PERIOD);
|
|
|
|
or1k_timer->last_clk = now;
|
2013-10-22 04:12:41 +04:00
|
|
|
}
|
|
|
|
|
2017-08-22 00:37:10 +03:00
|
|
|
/* Update the next timeout time as difference between ttmr and ttcr */
|
2013-10-22 04:12:41 +04:00
|
|
|
void cpu_openrisc_timer_update(OpenRISCCPU *cpu)
|
|
|
|
{
|
|
|
|
uint32_t wait;
|
|
|
|
uint64_t now, next;
|
|
|
|
|
2017-08-22 00:37:10 +03:00
|
|
|
if (!cpu->env.is_counting) {
|
2013-10-22 04:12:41 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
cpu_openrisc_count_update(cpu);
|
2017-08-22 00:37:10 +03:00
|
|
|
now = or1k_timer->last_clk;
|
2012-07-20 11:50:47 +04:00
|
|
|
|
2017-08-22 00:37:10 +03:00
|
|
|
if ((cpu->env.ttmr & TTMR_TP) <= (or1k_timer->ttcr & TTMR_TP)) {
|
|
|
|
wait = TTMR_TP - (or1k_timer->ttcr & TTMR_TP) + 1;
|
2012-07-20 11:50:47 +04:00
|
|
|
wait += cpu->env.ttmr & TTMR_TP;
|
|
|
|
} else {
|
2017-08-22 00:37:10 +03:00
|
|
|
wait = (cpu->env.ttmr & TTMR_TP) - (or1k_timer->ttcr & TTMR_TP);
|
2012-07-20 11:50:47 +04:00
|
|
|
}
|
2015-08-25 18:17:15 +03:00
|
|
|
next = now + (uint64_t)wait * TIMER_PERIOD;
|
2013-08-21 19:03:08 +04:00
|
|
|
timer_mod(cpu->env.timer, next);
|
2012-07-20 11:50:47 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
void cpu_openrisc_count_start(OpenRISCCPU *cpu)
|
|
|
|
{
|
2017-08-22 00:37:10 +03:00
|
|
|
cpu->env.is_counting = 1;
|
2012-07-20 11:50:47 +04:00
|
|
|
cpu_openrisc_count_update(cpu);
|
|
|
|
}
|
|
|
|
|
|
|
|
void cpu_openrisc_count_stop(OpenRISCCPU *cpu)
|
|
|
|
{
|
2013-10-22 04:12:41 +04:00
|
|
|
timer_del(cpu->env.timer);
|
2012-07-20 11:50:47 +04:00
|
|
|
cpu_openrisc_count_update(cpu);
|
2017-08-22 00:37:10 +03:00
|
|
|
cpu->env.is_counting = 0;
|
2012-07-20 11:50:47 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static void openrisc_timer_cb(void *opaque)
|
|
|
|
{
|
|
|
|
OpenRISCCPU *cpu = opaque;
|
|
|
|
|
|
|
|
if ((cpu->env.ttmr & TTMR_IE) &&
|
2013-08-21 19:03:08 +04:00
|
|
|
timer_expired(cpu->env.timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL))) {
|
2013-01-17 21:51:17 +04:00
|
|
|
CPUState *cs = CPU(cpu);
|
|
|
|
|
2012-07-20 11:50:47 +04:00
|
|
|
cpu->env.ttmr |= TTMR_IP;
|
2013-01-17 21:51:17 +04:00
|
|
|
cs->interrupt_request |= CPU_INTERRUPT_TIMER;
|
2012-07-20 11:50:47 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
switch (cpu->env.ttmr & TTMR_M) {
|
|
|
|
case TIMER_NONE:
|
|
|
|
break;
|
|
|
|
case TIMER_INTR:
|
2017-08-22 00:37:10 +03:00
|
|
|
or1k_timer->ttcr = 0;
|
2012-07-20 11:50:47 +04:00
|
|
|
break;
|
|
|
|
case TIMER_SHOT:
|
|
|
|
cpu_openrisc_count_stop(cpu);
|
|
|
|
break;
|
|
|
|
case TIMER_CONT:
|
|
|
|
break;
|
|
|
|
}
|
2013-10-22 04:12:41 +04:00
|
|
|
|
|
|
|
cpu_openrisc_timer_update(cpu);
|
2017-07-15 14:57:21 +03:00
|
|
|
qemu_cpu_kick(CPU(cpu));
|
2012-07-20 11:50:47 +04:00
|
|
|
}
|
|
|
|
|
2017-08-22 00:37:10 +03:00
|
|
|
static const VMStateDescription vmstate_or1k_timer = {
|
|
|
|
.name = "or1k_timer",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_UINT32(ttcr, OR1KTimerState),
|
|
|
|
VMSTATE_UINT64(last_clk, OR1KTimerState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2012-07-20 11:50:47 +04:00
|
|
|
void cpu_openrisc_clock_init(OpenRISCCPU *cpu)
|
|
|
|
{
|
2013-08-21 19:03:08 +04:00
|
|
|
cpu->env.timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &openrisc_timer_cb, cpu);
|
2012-07-20 11:50:47 +04:00
|
|
|
cpu->env.ttmr = 0x00000000;
|
2017-08-22 00:37:10 +03:00
|
|
|
|
|
|
|
if (or1k_timer == NULL) {
|
|
|
|
or1k_timer = g_new0(OR1KTimerState, 1);
|
|
|
|
vmstate_register(NULL, 0, &vmstate_or1k_timer, or1k_timer);
|
|
|
|
}
|
2012-07-20 11:50:47 +04:00
|
|
|
}
|