2005-07-02 18:58:51 +04:00
|
|
|
#if !defined(__QEMU_MIPS_EXEC_H__)
|
|
|
|
#define __QEMU_MIPS_EXEC_H__
|
|
|
|
|
2005-12-17 04:11:12 +03:00
|
|
|
//#define DEBUG_OP
|
2005-07-02 18:58:51 +04:00
|
|
|
|
2006-12-21 04:19:56 +03:00
|
|
|
#include "config.h"
|
2005-07-02 18:58:51 +04:00
|
|
|
#include "mips-defs.h"
|
|
|
|
#include "dyngen-exec.h"
|
2007-04-30 01:26:37 +04:00
|
|
|
#include "cpu-defs.h"
|
2005-07-02 18:58:51 +04:00
|
|
|
|
|
|
|
register struct CPUMIPSState *env asm(AREG0);
|
|
|
|
|
2006-12-21 04:19:56 +03:00
|
|
|
#if TARGET_LONG_BITS > HOST_LONG_BITS
|
|
|
|
#define T0 (env->t0)
|
|
|
|
#define T1 (env->t1)
|
|
|
|
#define T2 (env->t2)
|
|
|
|
#else
|
2007-04-30 01:26:37 +04:00
|
|
|
register target_ulong T0 asm(AREG1);
|
|
|
|
register target_ulong T1 asm(AREG2);
|
|
|
|
register target_ulong T2 asm(AREG3);
|
2006-12-21 04:19:56 +03:00
|
|
|
#endif
|
2005-07-02 18:58:51 +04:00
|
|
|
|
|
|
|
#if defined (USE_HOST_FLOAT_REGS)
|
2006-06-14 16:56:19 +04:00
|
|
|
#error "implement me."
|
2005-07-02 18:58:51 +04:00
|
|
|
#else
|
2006-06-14 16:56:19 +04:00
|
|
|
#define FDT0 (env->ft0.fd)
|
|
|
|
#define FDT1 (env->ft1.fd)
|
|
|
|
#define FDT2 (env->ft2.fd)
|
|
|
|
#define FST0 (env->ft0.fs[FP_ENDIAN_IDX])
|
|
|
|
#define FST1 (env->ft1.fs[FP_ENDIAN_IDX])
|
|
|
|
#define FST2 (env->ft2.fs[FP_ENDIAN_IDX])
|
2007-05-07 17:55:33 +04:00
|
|
|
#define FSTH0 (env->ft0.fs[!FP_ENDIAN_IDX])
|
|
|
|
#define FSTH1 (env->ft1.fs[!FP_ENDIAN_IDX])
|
|
|
|
#define FSTH2 (env->ft2.fs[!FP_ENDIAN_IDX])
|
2006-06-14 16:56:19 +04:00
|
|
|
#define DT0 (env->ft0.d)
|
|
|
|
#define DT1 (env->ft1.d)
|
|
|
|
#define DT2 (env->ft2.d)
|
|
|
|
#define WT0 (env->ft0.w[FP_ENDIAN_IDX])
|
|
|
|
#define WT1 (env->ft1.w[FP_ENDIAN_IDX])
|
|
|
|
#define WT2 (env->ft2.w[FP_ENDIAN_IDX])
|
2007-05-07 17:55:33 +04:00
|
|
|
#define WTH0 (env->ft0.w[!FP_ENDIAN_IDX])
|
|
|
|
#define WTH1 (env->ft1.w[!FP_ENDIAN_IDX])
|
|
|
|
#define WTH2 (env->ft2.w[!FP_ENDIAN_IDX])
|
2005-07-02 18:58:51 +04:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined (DEBUG_OP)
|
2006-12-23 03:49:32 +03:00
|
|
|
# define RETURN() __asm__ __volatile__("nop" : : : "memory");
|
2005-07-02 18:58:51 +04:00
|
|
|
#else
|
2006-12-23 03:49:32 +03:00
|
|
|
# define RETURN() __asm__ __volatile__("" : : : "memory");
|
2005-07-02 18:58:51 +04:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#include "cpu.h"
|
|
|
|
#include "exec-all.h"
|
|
|
|
|
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2005-10-30 21:16:26 +03:00
|
|
|
#include "softmmu_exec.h"
|
2005-07-02 18:58:51 +04:00
|
|
|
#endif /* !defined(CONFIG_USER_ONLY) */
|
|
|
|
|
|
|
|
static inline void env_to_regs(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void regs_to_env(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2007-04-01 16:36:18 +04:00
|
|
|
#ifdef TARGET_MIPS64
|
2006-12-21 04:19:56 +03:00
|
|
|
#if TARGET_LONG_BITS > HOST_LONG_BITS
|
|
|
|
void do_dsll (void);
|
|
|
|
void do_dsll32 (void);
|
|
|
|
void do_dsra (void);
|
|
|
|
void do_dsra32 (void);
|
|
|
|
void do_dsrl (void);
|
|
|
|
void do_dsrl32 (void);
|
|
|
|
void do_drotr (void);
|
|
|
|
void do_drotr32 (void);
|
|
|
|
void do_dsllv (void);
|
|
|
|
void do_dsrav (void);
|
|
|
|
void do_dsrlv (void);
|
|
|
|
void do_drotrv (void);
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
2007-04-16 01:21:33 +04:00
|
|
|
#if HOST_LONG_BITS < 64
|
|
|
|
void do_div (void);
|
|
|
|
#endif
|
2006-12-21 04:19:56 +03:00
|
|
|
#if TARGET_LONG_BITS > HOST_LONG_BITS
|
2005-07-02 18:58:51 +04:00
|
|
|
void do_mult (void);
|
|
|
|
void do_multu (void);
|
|
|
|
void do_madd (void);
|
|
|
|
void do_maddu (void);
|
|
|
|
void do_msub (void);
|
|
|
|
void do_msubu (void);
|
2007-04-16 01:21:33 +04:00
|
|
|
#endif
|
|
|
|
#ifdef TARGET_MIPS64
|
2006-12-21 04:19:56 +03:00
|
|
|
void do_ddiv (void);
|
2007-04-16 01:21:33 +04:00
|
|
|
#if TARGET_LONG_BITS > HOST_LONG_BITS
|
2006-12-21 04:19:56 +03:00
|
|
|
void do_ddivu (void);
|
|
|
|
#endif
|
2005-07-02 18:58:51 +04:00
|
|
|
#endif
|
2006-12-06 20:59:07 +03:00
|
|
|
void do_mfc0_random(void);
|
|
|
|
void do_mfc0_count(void);
|
2006-12-06 23:17:30 +03:00
|
|
|
void do_mtc0_entryhi(uint32_t in);
|
2006-12-06 21:19:33 +03:00
|
|
|
void do_mtc0_status_debug(uint32_t old, uint32_t val);
|
|
|
|
void do_mtc0_status_irqraise_debug(void);
|
2006-06-14 16:56:19 +04:00
|
|
|
void dump_fpu(CPUState *env);
|
|
|
|
void fpu_dump_state(CPUState *env, FILE *f,
|
|
|
|
int (*fpu_fprintf)(FILE *f, const char *fmt, ...),
|
|
|
|
int flags);
|
|
|
|
void dump_sc (void);
|
2005-12-05 22:59:36 +03:00
|
|
|
void do_lwl_raw (uint32_t);
|
|
|
|
void do_lwr_raw (uint32_t);
|
|
|
|
uint32_t do_swl_raw (uint32_t);
|
|
|
|
uint32_t do_swr_raw (uint32_t);
|
2007-04-01 16:36:18 +04:00
|
|
|
#ifdef TARGET_MIPS64
|
2006-12-21 04:19:56 +03:00
|
|
|
void do_ldl_raw (uint64_t);
|
|
|
|
void do_ldr_raw (uint64_t);
|
|
|
|
uint64_t do_sdl_raw (uint64_t);
|
|
|
|
uint64_t do_sdr_raw (uint64_t);
|
|
|
|
#endif
|
2005-07-02 18:58:51 +04:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2005-12-05 22:59:36 +03:00
|
|
|
void do_lwl_user (uint32_t);
|
|
|
|
void do_lwl_kernel (uint32_t);
|
|
|
|
void do_lwr_user (uint32_t);
|
|
|
|
void do_lwr_kernel (uint32_t);
|
|
|
|
uint32_t do_swl_user (uint32_t);
|
|
|
|
uint32_t do_swl_kernel (uint32_t);
|
|
|
|
uint32_t do_swr_user (uint32_t);
|
|
|
|
uint32_t do_swr_kernel (uint32_t);
|
2007-04-01 16:36:18 +04:00
|
|
|
#ifdef TARGET_MIPS64
|
2006-12-21 04:19:56 +03:00
|
|
|
void do_ldl_user (uint64_t);
|
|
|
|
void do_ldl_kernel (uint64_t);
|
|
|
|
void do_ldr_user (uint64_t);
|
|
|
|
void do_ldr_kernel (uint64_t);
|
|
|
|
uint64_t do_sdl_user (uint64_t);
|
|
|
|
uint64_t do_sdl_kernel (uint64_t);
|
|
|
|
uint64_t do_sdr_user (uint64_t);
|
|
|
|
uint64_t do_sdr_kernel (uint64_t);
|
|
|
|
#endif
|
2005-07-02 18:58:51 +04:00
|
|
|
#endif
|
|
|
|
void do_pmon (int function);
|
|
|
|
|
2006-03-11 18:00:08 +03:00
|
|
|
void dump_sc (void);
|
|
|
|
|
2005-07-02 18:58:51 +04:00
|
|
|
int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
|
|
|
|
int is_user, int is_softmmu);
|
|
|
|
void do_interrupt (CPUState *env);
|
2007-05-13 17:49:44 +04:00
|
|
|
void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra);
|
2005-07-02 18:58:51 +04:00
|
|
|
|
|
|
|
void cpu_loop_exit(void);
|
|
|
|
void do_raise_exception_err (uint32_t exception, int error_code);
|
|
|
|
void do_raise_exception (uint32_t exception);
|
2007-03-23 03:43:28 +03:00
|
|
|
void do_raise_exception_direct_err (uint32_t exception, int error_code);
|
2005-12-05 22:59:36 +03:00
|
|
|
void do_raise_exception_direct (uint32_t exception);
|
2005-07-02 18:58:51 +04:00
|
|
|
|
|
|
|
void cpu_dump_state(CPUState *env, FILE *f,
|
|
|
|
int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
|
|
|
|
int flags);
|
|
|
|
void cpu_mips_irqctrl_init (void);
|
|
|
|
uint32_t cpu_mips_get_random (CPUState *env);
|
|
|
|
uint32_t cpu_mips_get_count (CPUState *env);
|
|
|
|
void cpu_mips_store_count (CPUState *env, uint32_t value);
|
|
|
|
void cpu_mips_store_compare (CPUState *env, uint32_t value);
|
2007-03-31 20:54:14 +04:00
|
|
|
void cpu_mips_update_irq (CPUState *env);
|
2005-07-02 18:58:51 +04:00
|
|
|
void cpu_mips_clock_init (CPUState *env);
|
2006-12-06 20:42:40 +03:00
|
|
|
void cpu_mips_tlb_flush (CPUState *env, int flush_global);
|
2005-07-02 18:58:51 +04:00
|
|
|
|
|
|
|
#endif /* !defined(__QEMU_MIPS_EXEC_H__) */
|