2006-12-07 00:38:37 +03:00
|
|
|
#include "vl.h"
|
|
|
|
|
|
|
|
void cpu_mips_irqctrl_init (void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
/* XXX: do not use a global */
|
|
|
|
uint32_t cpu_mips_get_random (CPUState *env)
|
|
|
|
{
|
|
|
|
static uint32_t seed = 0;
|
|
|
|
uint32_t idx;
|
|
|
|
seed = seed * 314159 + 1;
|
|
|
|
idx = (seed >> 16) % (MIPS_TLB_NB - env->CP0_Wired) + env->CP0_Wired;
|
|
|
|
return idx;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* MIPS R4K timer */
|
|
|
|
uint32_t cpu_mips_get_count (CPUState *env)
|
|
|
|
{
|
|
|
|
return env->CP0_Count +
|
|
|
|
(uint32_t)muldiv64(qemu_get_clock(vm_clock),
|
|
|
|
100 * 1000 * 1000, ticks_per_sec);
|
|
|
|
}
|
|
|
|
|
2007-04-06 03:17:40 +04:00
|
|
|
void cpu_mips_store_count (CPUState *env, uint32_t count)
|
2006-12-07 00:38:37 +03:00
|
|
|
{
|
|
|
|
uint64_t now, next;
|
|
|
|
uint32_t tmp;
|
2007-04-06 03:17:40 +04:00
|
|
|
uint32_t compare = env->CP0_Compare;
|
2007-03-18 15:43:40 +03:00
|
|
|
|
2006-12-07 00:38:37 +03:00
|
|
|
tmp = count;
|
|
|
|
if (count == compare)
|
|
|
|
tmp++;
|
|
|
|
now = qemu_get_clock(vm_clock);
|
|
|
|
next = now + muldiv64(compare - tmp, ticks_per_sec, 100 * 1000 * 1000);
|
|
|
|
if (next == now)
|
|
|
|
next++;
|
|
|
|
#if 0
|
|
|
|
if (logfile) {
|
|
|
|
fprintf(logfile, "%s: 0x%08" PRIx64 " %08x %08x => 0x%08" PRIx64 "\n",
|
|
|
|
__func__, now, count, compare, next - now);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
/* Store new count and compare registers */
|
|
|
|
env->CP0_Compare = compare;
|
|
|
|
env->CP0_Count =
|
|
|
|
count - (uint32_t)muldiv64(now, 100 * 1000 * 1000, ticks_per_sec);
|
|
|
|
/* Adjust timer */
|
|
|
|
qemu_mod_timer(env->timer, next);
|
|
|
|
}
|
|
|
|
|
2007-04-06 03:17:40 +04:00
|
|
|
static void cpu_mips_update_count (CPUState *env, uint32_t count)
|
2006-12-07 00:38:37 +03:00
|
|
|
{
|
2007-04-06 03:17:40 +04:00
|
|
|
if (env->CP0_Cause & (1 << CP0Ca_DC))
|
|
|
|
return;
|
|
|
|
|
|
|
|
cpu_mips_store_count(env, count);
|
2006-12-07 00:38:37 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void cpu_mips_store_compare (CPUState *env, uint32_t value)
|
|
|
|
{
|
2007-04-06 03:17:40 +04:00
|
|
|
env->CP0_Compare = value;
|
|
|
|
cpu_mips_update_count(env, cpu_mips_get_count(env));
|
2007-03-18 15:43:40 +03:00
|
|
|
if ((env->CP0_Config0 & (0x7 << CP0C0_AR)) == (1 << CP0C0_AR))
|
|
|
|
env->CP0_Cause &= ~(1 << CP0Ca_TI);
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_irq_lower(env->irq[7]);
|
2006-12-07 00:38:37 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void mips_timer_cb (void *opaque)
|
|
|
|
{
|
|
|
|
CPUState *env;
|
|
|
|
|
|
|
|
env = opaque;
|
|
|
|
#if 0
|
|
|
|
if (logfile) {
|
|
|
|
fprintf(logfile, "%s\n", __func__);
|
|
|
|
}
|
|
|
|
#endif
|
2007-04-06 03:17:40 +04:00
|
|
|
cpu_mips_update_count(env, cpu_mips_get_count(env));
|
2007-03-18 15:43:40 +03:00
|
|
|
if ((env->CP0_Config0 & (0x7 << CP0C0_AR)) == (1 << CP0C0_AR))
|
|
|
|
env->CP0_Cause |= 1 << CP0Ca_TI;
|
2007-04-07 22:14:41 +04:00
|
|
|
qemu_irq_raise(env->irq[7]);
|
2006-12-07 00:38:37 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void cpu_mips_clock_init (CPUState *env)
|
|
|
|
{
|
|
|
|
env->timer = qemu_new_timer(vm_clock, &mips_timer_cb, env);
|
|
|
|
env->CP0_Compare = 0;
|
2007-04-06 03:17:40 +04:00
|
|
|
cpu_mips_update_count(env, 1);
|
2006-12-07 00:38:37 +03:00
|
|
|
}
|