2014-09-01 15:59:46 +04:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2012-2014 Bastian Koppelmann C-Lab/University Paderborn
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2019-01-23 17:08:55 +03:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2014-09-01 15:59:46 +04:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2016-01-26 21:17:26 +03:00
|
|
|
#include "qemu/osdep.h"
|
2014-09-01 15:59:46 +04:00
|
|
|
|
|
|
|
#include "cpu.h"
|
2016-03-15 15:18:37 +03:00
|
|
|
#include "exec/exec-all.h"
|
2019-08-08 19:30:35 +03:00
|
|
|
#include "fpu/softfloat-helpers.h"
|
2019-04-17 22:17:57 +03:00
|
|
|
#include "qemu/qemu-print.h"
|
2014-09-01 15:59:46 +04:00
|
|
|
|
2014-09-01 15:59:48 +04:00
|
|
|
enum {
|
|
|
|
TLBRET_DIRTY = -4,
|
|
|
|
TLBRET_INVALID = -3,
|
|
|
|
TLBRET_NOMATCH = -2,
|
|
|
|
TLBRET_BADADDR = -1,
|
|
|
|
TLBRET_MATCH = 0
|
|
|
|
};
|
|
|
|
|
|
|
|
#if defined(CONFIG_SOFTMMU)
|
|
|
|
static int get_physical_address(CPUTriCoreState *env, hwaddr *physical,
|
|
|
|
int *prot, target_ulong address,
|
|
|
|
int rw, int access_type)
|
|
|
|
{
|
|
|
|
int ret = TLBRET_MATCH;
|
|
|
|
|
|
|
|
*physical = address & 0xFFFFFFFF;
|
|
|
|
*prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* TODO: Add exeption support*/
|
|
|
|
static void raise_mmu_exception(CPUTriCoreState *env, target_ulong address,
|
|
|
|
int rw, int tlb_error)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2019-04-03 03:27:29 +03:00
|
|
|
bool tricore_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
|
|
|
|
MMUAccessType rw, int mmu_idx,
|
|
|
|
bool probe, uintptr_t retaddr)
|
2014-09-01 15:59:46 +04:00
|
|
|
{
|
2014-09-01 15:59:48 +04:00
|
|
|
TriCoreCPU *cpu = TRICORE_CPU(cs);
|
|
|
|
CPUTriCoreState *env = &cpu->env;
|
|
|
|
hwaddr physical;
|
|
|
|
int prot;
|
|
|
|
int access_type;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
rw &= 1;
|
|
|
|
access_type = ACCESS_INT;
|
|
|
|
ret = get_physical_address(env, &physical, &prot,
|
|
|
|
address, rw, access_type);
|
2019-04-03 03:27:29 +03:00
|
|
|
|
|
|
|
qemu_log_mask(CPU_LOG_MMU, "%s address=" TARGET_FMT_lx " ret %d physical "
|
|
|
|
TARGET_FMT_plx " prot %d\n",
|
|
|
|
__func__, (target_ulong)address, ret, physical, prot);
|
2014-09-01 15:59:48 +04:00
|
|
|
|
|
|
|
if (ret == TLBRET_MATCH) {
|
|
|
|
tlb_set_page(cs, address & TARGET_PAGE_MASK,
|
|
|
|
physical & TARGET_PAGE_MASK, prot | PAGE_EXEC,
|
|
|
|
mmu_idx, TARGET_PAGE_SIZE);
|
2019-04-03 03:27:29 +03:00
|
|
|
return true;
|
|
|
|
} else {
|
|
|
|
assert(ret < 0);
|
|
|
|
if (probe) {
|
|
|
|
return false;
|
|
|
|
}
|
2014-09-01 15:59:48 +04:00
|
|
|
raise_mmu_exception(env, address, rw, ret);
|
2019-04-03 03:27:29 +03:00
|
|
|
cpu_loop_exit_restore(cs, retaddr);
|
2014-09-01 15:59:48 +04:00
|
|
|
}
|
2019-04-03 03:27:29 +03:00
|
|
|
}
|
2014-09-01 15:59:48 +04:00
|
|
|
|
2014-09-01 15:59:46 +04:00
|
|
|
static void tricore_cpu_list_entry(gpointer data, gpointer user_data)
|
|
|
|
{
|
|
|
|
ObjectClass *oc = data;
|
|
|
|
const char *typename;
|
|
|
|
char *name;
|
|
|
|
|
|
|
|
typename = object_class_get_name(oc);
|
|
|
|
name = g_strndup(typename, strlen(typename) - strlen("-" TYPE_TRICORE_CPU));
|
2019-04-17 22:17:57 +03:00
|
|
|
qemu_printf(" %s\n", name);
|
2014-09-01 15:59:46 +04:00
|
|
|
g_free(name);
|
|
|
|
}
|
|
|
|
|
2019-04-17 22:17:57 +03:00
|
|
|
void tricore_cpu_list(void)
|
2014-09-01 15:59:46 +04:00
|
|
|
{
|
|
|
|
GSList *list;
|
|
|
|
|
2018-03-03 10:33:10 +03:00
|
|
|
list = object_class_get_list_sorted(TYPE_TRICORE_CPU, false);
|
2019-04-17 22:17:57 +03:00
|
|
|
qemu_printf("Available CPUs:\n");
|
|
|
|
g_slist_foreach(list, tricore_cpu_list_entry, NULL);
|
2014-09-01 15:59:46 +04:00
|
|
|
g_slist_free(list);
|
|
|
|
}
|
|
|
|
|
2016-03-11 18:03:11 +03:00
|
|
|
void fpu_set_state(CPUTriCoreState *env)
|
|
|
|
{
|
|
|
|
set_float_rounding_mode(env->PSW & MASK_PSW_FPU_RM, &env->fp_status);
|
|
|
|
set_flush_inputs_to_zero(1, &env->fp_status);
|
|
|
|
set_flush_to_zero(1, &env->fp_status);
|
|
|
|
set_default_nan_mode(1, &env->fp_status);
|
|
|
|
}
|
|
|
|
|
2014-09-01 15:59:46 +04:00
|
|
|
uint32_t psw_read(CPUTriCoreState *env)
|
|
|
|
{
|
|
|
|
/* clear all USB bits */
|
2016-03-21 11:03:03 +03:00
|
|
|
env->PSW &= 0x6ffffff;
|
2014-09-01 15:59:46 +04:00
|
|
|
/* now set them from the cache */
|
|
|
|
env->PSW |= ((env->PSW_USB_C != 0) << 31);
|
|
|
|
env->PSW |= ((env->PSW_USB_V & (1 << 31)) >> 1);
|
|
|
|
env->PSW |= ((env->PSW_USB_SV & (1 << 31)) >> 2);
|
|
|
|
env->PSW |= ((env->PSW_USB_AV & (1 << 31)) >> 3);
|
|
|
|
env->PSW |= ((env->PSW_USB_SAV & (1 << 31)) >> 4);
|
|
|
|
|
|
|
|
return env->PSW;
|
|
|
|
}
|
|
|
|
|
|
|
|
void psw_write(CPUTriCoreState *env, uint32_t val)
|
|
|
|
{
|
|
|
|
env->PSW_USB_C = (val & MASK_USB_C);
|
2016-02-17 00:27:32 +03:00
|
|
|
env->PSW_USB_V = (val & MASK_USB_V) << 1;
|
|
|
|
env->PSW_USB_SV = (val & MASK_USB_SV) << 2;
|
|
|
|
env->PSW_USB_AV = (val & MASK_USB_AV) << 3;
|
|
|
|
env->PSW_USB_SAV = (val & MASK_USB_SAV) << 4;
|
2014-09-01 15:59:46 +04:00
|
|
|
env->PSW = val;
|
2016-03-11 18:03:11 +03:00
|
|
|
|
|
|
|
fpu_set_state(env);
|
2014-09-01 15:59:46 +04:00
|
|
|
}
|