2004-06-05 14:30:49 +04:00
|
|
|
/*
|
|
|
|
* QEMU internal VGA defines.
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2004-06-05 14:30:49 +04:00
|
|
|
* Copyright (c) 2003-2004 Fabrice Bellard
|
2007-09-17 01:08:06 +04:00
|
|
|
*
|
2004-06-05 14:30:49 +04:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2016-06-29 16:29:06 +03:00
|
|
|
|
2012-12-06 15:15:58 +04:00
|
|
|
#ifndef HW_VGA_INT_H
|
2016-06-29 16:29:06 +03:00
|
|
|
#define HW_VGA_INT_H
|
2009-10-14 17:25:25 +04:00
|
|
|
|
2024-05-02 17:49:46 +03:00
|
|
|
#include "ui/console.h"
|
2017-10-17 19:44:20 +03:00
|
|
|
#include "exec/ioport.h"
|
2012-12-17 21:19:49 +04:00
|
|
|
#include "exec/memory.h"
|
2009-10-14 17:25:25 +04:00
|
|
|
|
2018-05-22 19:50:53 +03:00
|
|
|
#include "hw/display/bochs-vbe.h"
|
2022-10-17 13:21:36 +03:00
|
|
|
#include "hw/acpi/acpi_aml_interface.h"
|
2018-05-22 19:50:53 +03:00
|
|
|
|
2004-06-05 14:30:49 +04:00
|
|
|
#define ST01_V_RETRACE 0x08
|
|
|
|
#define ST01_DISP_ENABLE 0x01
|
|
|
|
|
|
|
|
#define CH_ATTR_SIZE (160 * 100)
|
2006-06-13 20:37:40 +04:00
|
|
|
#define VGA_MAX_HEIGHT 2048
|
2004-06-05 17:18:45 +04:00
|
|
|
|
2008-09-28 04:42:12 +04:00
|
|
|
struct vga_precise_retrace {
|
|
|
|
int64_t ticks_per_char;
|
|
|
|
int64_t total_chars;
|
|
|
|
int htotal;
|
|
|
|
int hstart;
|
|
|
|
int hend;
|
|
|
|
int vstart;
|
|
|
|
int vend;
|
|
|
|
int freq;
|
|
|
|
};
|
|
|
|
|
|
|
|
union vga_retrace {
|
|
|
|
struct vga_precise_retrace precise;
|
|
|
|
};
|
|
|
|
|
2009-05-03 23:25:16 +04:00
|
|
|
struct VGACommonState;
|
|
|
|
typedef uint8_t (* vga_retrace_fn)(struct VGACommonState *s);
|
|
|
|
typedef void (* vga_update_retrace_info_fn)(struct VGACommonState *s);
|
|
|
|
|
2015-01-09 12:47:33 +03:00
|
|
|
typedef struct VGADisplayParams {
|
|
|
|
uint32_t line_offset;
|
|
|
|
uint32_t start_addr;
|
|
|
|
uint32_t line_compare;
|
2014-12-29 16:48:14 +03:00
|
|
|
uint8_t hpel;
|
|
|
|
bool hpel_split;
|
2015-01-09 12:47:33 +03:00
|
|
|
} VGADisplayParams;
|
|
|
|
|
2009-05-03 23:25:16 +04:00
|
|
|
typedef struct VGACommonState {
|
2011-08-22 21:12:12 +04:00
|
|
|
MemoryRegion *legacy_address_space;
|
2009-05-03 23:25:16 +04:00
|
|
|
uint8_t *vram_ptr;
|
2011-08-08 17:08:57 +04:00
|
|
|
MemoryRegion vram;
|
2010-04-27 13:50:11 +04:00
|
|
|
uint32_t vram_size;
|
2012-05-24 11:59:44 +04:00
|
|
|
uint32_t vram_size_mb; /* property */
|
2014-08-26 16:16:30 +04:00
|
|
|
uint32_t vbe_size;
|
2017-08-28 15:29:06 +03:00
|
|
|
uint32_t vbe_size_mask;
|
2009-05-03 23:25:16 +04:00
|
|
|
uint32_t latch;
|
2014-06-11 14:19:25 +04:00
|
|
|
bool has_chain4_alias;
|
|
|
|
MemoryRegion chain4_alias;
|
2009-05-03 23:25:16 +04:00
|
|
|
uint8_t sr_index;
|
|
|
|
uint8_t sr[256];
|
2016-05-17 11:54:54 +03:00
|
|
|
uint8_t sr_vbe[256];
|
2009-05-03 23:25:16 +04:00
|
|
|
uint8_t gr_index;
|
|
|
|
uint8_t gr[256];
|
|
|
|
uint8_t ar_index;
|
|
|
|
uint8_t ar[21];
|
|
|
|
int ar_flip_flop;
|
|
|
|
uint8_t cr_index;
|
|
|
|
uint8_t cr[256]; /* CRT registers */
|
|
|
|
uint8_t msr; /* Misc Output Register */
|
|
|
|
uint8_t fcr; /* Feature Control Register */
|
|
|
|
uint8_t st00; /* status 0 */
|
|
|
|
uint8_t st01; /* status 1 */
|
|
|
|
uint8_t dac_state;
|
|
|
|
uint8_t dac_sub_index;
|
|
|
|
uint8_t dac_read_index;
|
|
|
|
uint8_t dac_write_index;
|
|
|
|
uint8_t dac_cache[3]; /* used when writing */
|
|
|
|
int dac_8bit;
|
|
|
|
uint8_t palette[768];
|
|
|
|
int32_t bank_offset;
|
|
|
|
int (*get_bpp)(struct VGACommonState *s);
|
2015-01-09 12:47:33 +03:00
|
|
|
void (*get_params)(struct VGACommonState *s, VGADisplayParams *params);
|
2009-05-03 23:25:16 +04:00
|
|
|
void (*get_resolution)(struct VGACommonState *s,
|
|
|
|
int *pwidth,
|
|
|
|
int *pheight);
|
2014-04-29 17:38:39 +04:00
|
|
|
PortioList vga_port_list;
|
|
|
|
PortioList vbe_port_list;
|
2012-10-15 10:02:57 +04:00
|
|
|
/* bochs vbe state */
|
|
|
|
uint16_t vbe_index;
|
|
|
|
uint16_t vbe_regs[VBE_DISPI_INDEX_NB];
|
|
|
|
uint32_t vbe_start_addr;
|
|
|
|
uint32_t vbe_line_offset;
|
|
|
|
uint32_t vbe_bank_mask;
|
2009-05-03 23:25:16 +04:00
|
|
|
/* display refresh support */
|
2013-03-05 18:24:14 +04:00
|
|
|
QemuConsole *con;
|
2009-05-03 23:25:16 +04:00
|
|
|
uint32_t font_offsets[2];
|
2014-12-29 16:48:14 +03:00
|
|
|
uint8_t *panning_buf;
|
2009-05-03 23:25:16 +04:00
|
|
|
int graphic_mode;
|
|
|
|
uint8_t shift_control;
|
|
|
|
uint8_t double_scan;
|
2015-01-09 12:47:33 +03:00
|
|
|
VGADisplayParams params;
|
2009-05-03 23:25:16 +04:00
|
|
|
uint32_t plane_updated;
|
|
|
|
uint32_t last_line_offset;
|
|
|
|
uint8_t last_cw, last_ch;
|
|
|
|
uint32_t last_width, last_height; /* in chars or pixels */
|
|
|
|
uint32_t last_scr_width, last_scr_height; /* in pixels */
|
|
|
|
uint32_t last_depth; /* in bits */
|
2014-06-23 07:57:41 +04:00
|
|
|
bool last_byteswap;
|
2014-07-07 04:17:44 +04:00
|
|
|
bool force_shadow;
|
2009-05-03 23:25:16 +04:00
|
|
|
uint8_t cursor_start, cursor_end;
|
2012-07-04 21:49:54 +04:00
|
|
|
bool cursor_visible_phase;
|
|
|
|
int64_t cursor_blink_time;
|
2009-05-03 23:25:16 +04:00
|
|
|
uint32_t cursor_offset;
|
2013-03-13 17:04:18 +04:00
|
|
|
const GraphicHwOps *hw_ops;
|
2012-10-09 19:10:13 +04:00
|
|
|
bool full_update_text;
|
|
|
|
bool full_update_gfx;
|
2014-07-07 03:50:12 +04:00
|
|
|
bool big_endian_fb;
|
2014-06-23 07:57:41 +04:00
|
|
|
bool default_endian_fb;
|
2018-07-02 19:33:44 +03:00
|
|
|
bool global_vmstate;
|
2009-05-03 23:25:16 +04:00
|
|
|
/* hardware mouse cursor support */
|
|
|
|
uint32_t invalidated_y_table[VGA_MAX_HEIGHT / 32];
|
2014-10-16 12:22:23 +04:00
|
|
|
uint32_t hw_cursor_x;
|
|
|
|
uint32_t hw_cursor_y;
|
2009-05-03 23:25:16 +04:00
|
|
|
void (*cursor_invalidate)(struct VGACommonState *s);
|
|
|
|
void (*cursor_draw_line)(struct VGACommonState *s, uint8_t *d, int y);
|
|
|
|
/* tell for each page if it has been updated since the last time */
|
|
|
|
uint32_t last_palette[256];
|
|
|
|
uint32_t last_ch_attr[CH_ATTR_SIZE]; /* XXX: make it dynamic */
|
|
|
|
/* retrace */
|
|
|
|
vga_retrace_fn retrace;
|
|
|
|
vga_update_retrace_info_fn update_retrace_info;
|
2008-09-28 04:42:12 +04:00
|
|
|
union vga_retrace retrace_info;
|
2009-10-14 16:10:11 +04:00
|
|
|
uint8_t is_vbe_vmstate;
|
2009-05-03 23:25:16 +04:00
|
|
|
} VGACommonState;
|
2004-06-05 17:18:45 +04:00
|
|
|
|
2004-06-06 19:17:19 +04:00
|
|
|
static inline int c6_to_8(int v)
|
|
|
|
{
|
|
|
|
int b;
|
|
|
|
v &= 0x3f;
|
|
|
|
b = v & 1;
|
|
|
|
return (v << 2) | (b << 1) | b;
|
|
|
|
}
|
|
|
|
|
2022-03-17 11:30:25 +03:00
|
|
|
bool vga_common_init(VGACommonState *s, Object *obj, Error **errp);
|
2013-06-07 05:21:13 +04:00
|
|
|
void vga_init(VGACommonState *s, Object *obj, MemoryRegion *address_space,
|
2011-08-16 19:27:39 +04:00
|
|
|
MemoryRegion *address_space_io, bool init_vga_ports);
|
2013-06-07 05:21:13 +04:00
|
|
|
MemoryRegion *vga_init_io(VGACommonState *s, Object *obj,
|
2011-08-16 19:27:39 +04:00
|
|
|
const MemoryRegionPortio **vga_ports,
|
|
|
|
const MemoryRegionPortio **vbe_ports);
|
2009-08-24 20:42:45 +04:00
|
|
|
void vga_common_reset(VGACommonState *s);
|
2008-11-24 23:21:41 +03:00
|
|
|
|
2009-08-24 20:42:47 +04:00
|
|
|
void vga_dirty_log_start(VGACommonState *s);
|
2009-12-18 01:08:10 +03:00
|
|
|
void vga_dirty_log_stop(VGACommonState *s);
|
2008-11-24 23:21:41 +03:00
|
|
|
|
2009-10-14 17:25:25 +04:00
|
|
|
extern const VMStateDescription vmstate_vga_common;
|
2009-08-31 18:07:13 +04:00
|
|
|
uint32_t vga_ioport_read(void *opaque, uint32_t addr);
|
|
|
|
void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val);
|
2012-10-23 14:30:10 +04:00
|
|
|
uint32_t vga_mem_readb(VGACommonState *s, hwaddr addr);
|
|
|
|
void vga_mem_writeb(VGACommonState *s, hwaddr addr, uint32_t val);
|
2009-08-24 20:42:47 +04:00
|
|
|
void vga_invalidate_scanlines(VGACommonState *s, int y1, int y2);
|
2004-06-06 19:17:19 +04:00
|
|
|
|
2009-08-31 18:07:19 +04:00
|
|
|
int vga_ioport_invalid(VGACommonState *s, uint32_t addr);
|
2012-10-15 10:02:55 +04:00
|
|
|
|
|
|
|
uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr);
|
|
|
|
void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val);
|
|
|
|
void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val);
|
2009-08-31 18:07:19 +04:00
|
|
|
|
2004-06-05 14:30:49 +04:00
|
|
|
extern const uint8_t sr_mask[8];
|
|
|
|
extern const uint8_t gr_mask[16];
|
2009-05-13 20:56:25 +04:00
|
|
|
|
2009-10-26 14:18:26 +03:00
|
|
|
#define VGABIOS_FILENAME "vgabios.bin"
|
|
|
|
#define VGABIOS_CIRRUS_FILENAME "vgabios-cirrus.bin"
|
2009-05-13 20:56:25 +04:00
|
|
|
|
2011-08-08 17:08:57 +04:00
|
|
|
extern const MemoryRegionOps vga_mem_ops;
|
2012-12-06 15:15:58 +04:00
|
|
|
|
2014-09-10 16:25:45 +04:00
|
|
|
/* vga-pci.c */
|
|
|
|
void pci_std_vga_mmio_region_init(VGACommonState *s,
|
2018-06-26 09:09:41 +03:00
|
|
|
Object *owner,
|
2014-09-10 16:25:45 +04:00
|
|
|
MemoryRegion *parent,
|
|
|
|
MemoryRegion *subs,
|
2018-09-25 10:56:46 +03:00
|
|
|
bool qext, bool edid);
|
2014-09-10 16:25:45 +04:00
|
|
|
|
2022-10-17 13:21:36 +03:00
|
|
|
void build_vga_aml(AcpiDevAmlIf *adev, Aml *scope);
|
2012-12-06 15:15:58 +04:00
|
|
|
#endif
|