2011-02-27 23:09:09 +03:00
|
|
|
/*
|
|
|
|
* USB xHCI controller emulation
|
|
|
|
*
|
|
|
|
* Copyright (c) 2011 Securiforest
|
|
|
|
* Date: 2011-05-11 ; Author: Hector Martin <hector@marcansoft.com>
|
|
|
|
* Based on usb-ohci.c, emulates Renesas NEC USB 3.0
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
2016-01-26 21:17:12 +03:00
|
|
|
#include "qemu/osdep.h"
|
2012-03-07 17:55:18 +04:00
|
|
|
#include "hw/hw.h"
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/timer.h"
|
2016-09-27 11:32:48 +03:00
|
|
|
#include "qemu/queue.h"
|
2012-03-07 17:55:18 +04:00
|
|
|
#include "hw/usb.h"
|
2012-12-12 16:24:50 +04:00
|
|
|
#include "hw/pci/pci.h"
|
|
|
|
#include "hw/pci/msi.h"
|
|
|
|
#include "hw/pci/msix.h"
|
2012-05-11 14:49:31 +04:00
|
|
|
#include "trace.h"
|
2016-06-20 09:13:39 +03:00
|
|
|
#include "qapi/error.h"
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2017-05-17 13:33:12 +03:00
|
|
|
#include "hcd-xhci.h"
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
//#define DEBUG_XHCI
|
|
|
|
//#define DEBUG_DATA
|
|
|
|
|
|
|
|
#ifdef DEBUG_XHCI
|
|
|
|
#define DPRINTF(...) fprintf(stderr, __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define DPRINTF(...) do {} while (0)
|
|
|
|
#endif
|
2013-01-25 20:23:44 +04:00
|
|
|
#define FIXME(_msg) do { fprintf(stderr, "FIXME %s:%d %s\n", \
|
|
|
|
__func__, __LINE__, _msg); abort(); } while (0)
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2017-05-12 13:21:00 +03:00
|
|
|
#define TRB_LINK_LIMIT 32
|
2017-02-06 15:21:09 +03:00
|
|
|
#define COMMAND_LIMIT 256
|
|
|
|
#define TRANSFER_LIMIT 256
|
2016-10-10 13:46:22 +03:00
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
#define LEN_CAP 0x40
|
|
|
|
#define LEN_OPER (0x400 + 0x10 * MAXPORTS)
|
2012-08-23 15:26:25 +04:00
|
|
|
#define LEN_RUNTIME ((MAXINTRS + 1) * 0x20)
|
2011-02-27 23:09:09 +03:00
|
|
|
#define LEN_DOORBELL ((MAXSLOTS + 1) * 0x20)
|
|
|
|
|
2012-08-23 15:26:25 +04:00
|
|
|
#define OFF_OPER LEN_CAP
|
|
|
|
#define OFF_RUNTIME 0x1000
|
|
|
|
#define OFF_DOORBELL 0x2000
|
2012-08-30 14:06:59 +04:00
|
|
|
#define OFF_MSIX_TABLE 0x3000
|
|
|
|
#define OFF_MSIX_PBA 0x3800
|
2011-02-27 23:09:09 +03:00
|
|
|
/* must be power of 2 */
|
2012-08-23 15:26:25 +04:00
|
|
|
#define LEN_REGS 0x4000
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-08-23 15:26:25 +04:00
|
|
|
#if (OFF_OPER + LEN_OPER) > OFF_RUNTIME
|
|
|
|
#error Increase OFF_RUNTIME
|
|
|
|
#endif
|
|
|
|
#if (OFF_RUNTIME + LEN_RUNTIME) > OFF_DOORBELL
|
|
|
|
#error Increase OFF_DOORBELL
|
|
|
|
#endif
|
2011-02-27 23:09:09 +03:00
|
|
|
#if (OFF_DOORBELL + LEN_DOORBELL) > LEN_REGS
|
|
|
|
# error Increase LEN_REGS
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* bit definitions */
|
|
|
|
#define USBCMD_RS (1<<0)
|
|
|
|
#define USBCMD_HCRST (1<<1)
|
|
|
|
#define USBCMD_INTE (1<<2)
|
|
|
|
#define USBCMD_HSEE (1<<3)
|
|
|
|
#define USBCMD_LHCRST (1<<7)
|
|
|
|
#define USBCMD_CSS (1<<8)
|
|
|
|
#define USBCMD_CRS (1<<9)
|
|
|
|
#define USBCMD_EWE (1<<10)
|
|
|
|
#define USBCMD_EU3S (1<<11)
|
|
|
|
|
|
|
|
#define USBSTS_HCH (1<<0)
|
|
|
|
#define USBSTS_HSE (1<<2)
|
|
|
|
#define USBSTS_EINT (1<<3)
|
|
|
|
#define USBSTS_PCD (1<<4)
|
|
|
|
#define USBSTS_SSS (1<<8)
|
|
|
|
#define USBSTS_RSS (1<<9)
|
|
|
|
#define USBSTS_SRE (1<<10)
|
|
|
|
#define USBSTS_CNR (1<<11)
|
|
|
|
#define USBSTS_HCE (1<<12)
|
|
|
|
|
|
|
|
|
|
|
|
#define PORTSC_CCS (1<<0)
|
|
|
|
#define PORTSC_PED (1<<1)
|
|
|
|
#define PORTSC_OCA (1<<3)
|
|
|
|
#define PORTSC_PR (1<<4)
|
|
|
|
#define PORTSC_PLS_SHIFT 5
|
|
|
|
#define PORTSC_PLS_MASK 0xf
|
|
|
|
#define PORTSC_PP (1<<9)
|
|
|
|
#define PORTSC_SPEED_SHIFT 10
|
|
|
|
#define PORTSC_SPEED_MASK 0xf
|
|
|
|
#define PORTSC_SPEED_FULL (1<<10)
|
|
|
|
#define PORTSC_SPEED_LOW (2<<10)
|
|
|
|
#define PORTSC_SPEED_HIGH (3<<10)
|
|
|
|
#define PORTSC_SPEED_SUPER (4<<10)
|
|
|
|
#define PORTSC_PIC_SHIFT 14
|
|
|
|
#define PORTSC_PIC_MASK 0x3
|
|
|
|
#define PORTSC_LWS (1<<16)
|
|
|
|
#define PORTSC_CSC (1<<17)
|
|
|
|
#define PORTSC_PEC (1<<18)
|
|
|
|
#define PORTSC_WRC (1<<19)
|
|
|
|
#define PORTSC_OCC (1<<20)
|
|
|
|
#define PORTSC_PRC (1<<21)
|
|
|
|
#define PORTSC_PLC (1<<22)
|
|
|
|
#define PORTSC_CEC (1<<23)
|
|
|
|
#define PORTSC_CAS (1<<24)
|
|
|
|
#define PORTSC_WCE (1<<25)
|
|
|
|
#define PORTSC_WDE (1<<26)
|
|
|
|
#define PORTSC_WOE (1<<27)
|
|
|
|
#define PORTSC_DR (1<<30)
|
|
|
|
#define PORTSC_WPR (1<<31)
|
|
|
|
|
|
|
|
#define CRCR_RCS (1<<0)
|
|
|
|
#define CRCR_CS (1<<1)
|
|
|
|
#define CRCR_CA (1<<2)
|
|
|
|
#define CRCR_CRR (1<<3)
|
|
|
|
|
|
|
|
#define IMAN_IP (1<<0)
|
|
|
|
#define IMAN_IE (1<<1)
|
|
|
|
|
|
|
|
#define ERDP_EHB (1<<3)
|
|
|
|
|
|
|
|
#define TRB_SIZE 16
|
|
|
|
typedef struct XHCITRB {
|
|
|
|
uint64_t parameter;
|
|
|
|
uint32_t status;
|
|
|
|
uint32_t control;
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t addr;
|
2011-02-27 23:09:09 +03:00
|
|
|
bool ccs;
|
|
|
|
} XHCITRB;
|
|
|
|
|
2012-10-26 12:10:54 +04:00
|
|
|
enum {
|
|
|
|
PLS_U0 = 0,
|
|
|
|
PLS_U1 = 1,
|
|
|
|
PLS_U2 = 2,
|
|
|
|
PLS_U3 = 3,
|
|
|
|
PLS_DISABLED = 4,
|
|
|
|
PLS_RX_DETECT = 5,
|
|
|
|
PLS_INACTIVE = 6,
|
|
|
|
PLS_POLLING = 7,
|
|
|
|
PLS_RECOVERY = 8,
|
|
|
|
PLS_HOT_RESET = 9,
|
|
|
|
PLS_COMPILANCE_MODE = 10,
|
|
|
|
PLS_TEST_MODE = 11,
|
|
|
|
PLS_RESUME = 15,
|
|
|
|
};
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
#define CR_LINK TR_LINK
|
|
|
|
|
|
|
|
#define TRB_C (1<<0)
|
|
|
|
#define TRB_TYPE_SHIFT 10
|
|
|
|
#define TRB_TYPE_MASK 0x3f
|
|
|
|
#define TRB_TYPE(t) (((t).control >> TRB_TYPE_SHIFT) & TRB_TYPE_MASK)
|
|
|
|
|
|
|
|
#define TRB_EV_ED (1<<2)
|
|
|
|
|
|
|
|
#define TRB_TR_ENT (1<<1)
|
|
|
|
#define TRB_TR_ISP (1<<2)
|
|
|
|
#define TRB_TR_NS (1<<3)
|
|
|
|
#define TRB_TR_CH (1<<4)
|
|
|
|
#define TRB_TR_IOC (1<<5)
|
|
|
|
#define TRB_TR_IDT (1<<6)
|
|
|
|
#define TRB_TR_TBC_SHIFT 7
|
|
|
|
#define TRB_TR_TBC_MASK 0x3
|
|
|
|
#define TRB_TR_BEI (1<<9)
|
|
|
|
#define TRB_TR_TLBPC_SHIFT 16
|
|
|
|
#define TRB_TR_TLBPC_MASK 0xf
|
|
|
|
#define TRB_TR_FRAMEID_SHIFT 20
|
|
|
|
#define TRB_TR_FRAMEID_MASK 0x7ff
|
|
|
|
#define TRB_TR_SIA (1<<31)
|
|
|
|
|
|
|
|
#define TRB_TR_DIR (1<<16)
|
|
|
|
|
|
|
|
#define TRB_CR_SLOTID_SHIFT 24
|
|
|
|
#define TRB_CR_SLOTID_MASK 0xff
|
|
|
|
#define TRB_CR_EPID_SHIFT 16
|
|
|
|
#define TRB_CR_EPID_MASK 0x1f
|
|
|
|
|
|
|
|
#define TRB_CR_BSR (1<<9)
|
|
|
|
#define TRB_CR_DC (1<<9)
|
|
|
|
|
|
|
|
#define TRB_LK_TC (1<<1)
|
|
|
|
|
2012-08-31 17:30:51 +04:00
|
|
|
#define TRB_INTR_SHIFT 22
|
|
|
|
#define TRB_INTR_MASK 0x3ff
|
|
|
|
#define TRB_INTR(t) (((t).status >> TRB_INTR_SHIFT) & TRB_INTR_MASK)
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
#define EP_TYPE_MASK 0x7
|
|
|
|
#define EP_TYPE_SHIFT 3
|
|
|
|
|
|
|
|
#define EP_STATE_MASK 0x7
|
|
|
|
#define EP_DISABLED (0<<0)
|
|
|
|
#define EP_RUNNING (1<<0)
|
|
|
|
#define EP_HALTED (2<<0)
|
|
|
|
#define EP_STOPPED (3<<0)
|
|
|
|
#define EP_ERROR (4<<0)
|
|
|
|
|
|
|
|
#define SLOT_STATE_MASK 0x1f
|
|
|
|
#define SLOT_STATE_SHIFT 27
|
|
|
|
#define SLOT_STATE(s) (((s)>>SLOT_STATE_SHIFT)&SLOT_STATE_MASK)
|
|
|
|
#define SLOT_ENABLED 0
|
|
|
|
#define SLOT_DEFAULT 1
|
|
|
|
#define SLOT_ADDRESSED 2
|
|
|
|
#define SLOT_CONFIGURED 3
|
|
|
|
|
|
|
|
#define SLOT_CONTEXT_ENTRIES_MASK 0x1f
|
|
|
|
#define SLOT_CONTEXT_ENTRIES_SHIFT 27
|
|
|
|
|
2012-10-26 12:10:54 +04:00
|
|
|
#define get_field(data, field) \
|
|
|
|
(((data) >> field##_SHIFT) & field##_MASK)
|
|
|
|
|
|
|
|
#define set_field(data, newval, field) do { \
|
|
|
|
uint32_t val = *data; \
|
|
|
|
val &= ~(field##_MASK << field##_SHIFT); \
|
|
|
|
val |= ((newval) & field##_MASK) << field##_SHIFT; \
|
|
|
|
*data = val; \
|
|
|
|
} while (0)
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
typedef enum EPType {
|
|
|
|
ET_INVALID = 0,
|
|
|
|
ET_ISO_OUT,
|
|
|
|
ET_BULK_OUT,
|
|
|
|
ET_INTR_OUT,
|
|
|
|
ET_CONTROL,
|
|
|
|
ET_ISO_IN,
|
|
|
|
ET_BULK_IN,
|
|
|
|
ET_INTR_IN,
|
|
|
|
} EPType;
|
|
|
|
|
|
|
|
typedef struct XHCITransfer {
|
2016-09-27 11:32:48 +03:00
|
|
|
XHCIEPContext *epctx;
|
2011-02-27 23:09:09 +03:00
|
|
|
USBPacket packet;
|
2012-08-17 13:04:36 +04:00
|
|
|
QEMUSGList sgl;
|
2012-01-20 16:29:16 +04:00
|
|
|
bool running_async;
|
|
|
|
bool running_retry;
|
2011-02-27 23:09:09 +03:00
|
|
|
bool complete;
|
2012-10-24 20:14:10 +04:00
|
|
|
bool int_req;
|
2011-02-27 23:09:09 +03:00
|
|
|
unsigned int iso_pkts;
|
2013-01-25 20:23:44 +04:00
|
|
|
unsigned int streamid;
|
2011-02-27 23:09:09 +03:00
|
|
|
bool in_xfer;
|
|
|
|
bool iso_xfer;
|
2013-08-28 13:38:44 +04:00
|
|
|
bool timed_xfer;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
unsigned int trb_count;
|
|
|
|
XHCITRB *trbs;
|
|
|
|
|
|
|
|
TRBCCode status;
|
|
|
|
|
|
|
|
unsigned int pkts;
|
|
|
|
unsigned int pktsize;
|
|
|
|
unsigned int cur_pkt;
|
2012-08-24 16:13:08 +04:00
|
|
|
|
|
|
|
uint64_t mfindex_kick;
|
2016-09-27 11:32:48 +03:00
|
|
|
|
|
|
|
QTAILQ_ENTRY(XHCITransfer) next;
|
2011-02-27 23:09:09 +03:00
|
|
|
} XHCITransfer;
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
struct XHCIStreamContext {
|
|
|
|
dma_addr_t pctx;
|
|
|
|
unsigned int sct;
|
|
|
|
XHCIRing ring;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct XHCIEPContext {
|
2012-08-24 16:13:08 +04:00
|
|
|
XHCIState *xhci;
|
|
|
|
unsigned int slotid;
|
|
|
|
unsigned int epid;
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
XHCIRing ring;
|
2016-09-27 11:32:48 +03:00
|
|
|
uint32_t xfer_count;
|
|
|
|
QTAILQ_HEAD(, XHCITransfer) transfers;
|
2012-01-20 16:29:16 +04:00
|
|
|
XHCITransfer *retry;
|
2011-02-27 23:09:09 +03:00
|
|
|
EPType type;
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t pctx;
|
2011-02-27 23:09:09 +03:00
|
|
|
unsigned int max_psize;
|
|
|
|
uint32_t state;
|
2017-02-02 14:36:12 +03:00
|
|
|
uint32_t kick_active;
|
2012-08-24 16:13:08 +04:00
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
/* streams */
|
|
|
|
unsigned int max_pstreams;
|
|
|
|
bool lsa;
|
|
|
|
unsigned int nr_pstreams;
|
|
|
|
XHCIStreamContext *pstreams;
|
|
|
|
|
2012-08-24 16:13:08 +04:00
|
|
|
/* iso xfer scheduling */
|
|
|
|
unsigned int interval;
|
|
|
|
int64_t mfindex_last;
|
|
|
|
QEMUTimer *kick_timer;
|
2013-01-25 20:23:44 +04:00
|
|
|
};
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
typedef struct XHCIEvRingSeg {
|
|
|
|
uint32_t addr_low;
|
|
|
|
uint32_t addr_high;
|
|
|
|
uint32_t size;
|
|
|
|
uint32_t rsvd;
|
|
|
|
} XHCIEvRingSeg;
|
|
|
|
|
2012-08-21 14:32:58 +04:00
|
|
|
static void xhci_kick_ep(XHCIState *xhci, unsigned int slotid,
|
2013-01-25 20:23:44 +04:00
|
|
|
unsigned int epid, unsigned int streamid);
|
2016-09-27 11:32:50 +03:00
|
|
|
static void xhci_kick_epctx(XHCIEPContext *epctx, unsigned int streamid);
|
2012-10-26 15:09:56 +04:00
|
|
|
static TRBCCode xhci_disable_ep(XHCIState *xhci, unsigned int slotid,
|
|
|
|
unsigned int epid);
|
2013-10-08 23:58:11 +04:00
|
|
|
static void xhci_xfer_report(XHCITransfer *xfer);
|
2012-08-30 17:49:03 +04:00
|
|
|
static void xhci_event(XHCIState *xhci, XHCIEvent *event, int v);
|
|
|
|
static void xhci_write_event(XHCIState *xhci, XHCIEvent *event, int v);
|
2016-09-27 11:32:52 +03:00
|
|
|
static USBEndpoint *xhci_epid_to_usbep(XHCIEPContext *epctx);
|
2012-08-21 14:32:58 +04:00
|
|
|
|
2012-01-17 14:21:06 +04:00
|
|
|
static const char *TRBType_names[] = {
|
|
|
|
[TRB_RESERVED] = "TRB_RESERVED",
|
|
|
|
[TR_NORMAL] = "TR_NORMAL",
|
|
|
|
[TR_SETUP] = "TR_SETUP",
|
|
|
|
[TR_DATA] = "TR_DATA",
|
|
|
|
[TR_STATUS] = "TR_STATUS",
|
|
|
|
[TR_ISOCH] = "TR_ISOCH",
|
|
|
|
[TR_LINK] = "TR_LINK",
|
|
|
|
[TR_EVDATA] = "TR_EVDATA",
|
|
|
|
[TR_NOOP] = "TR_NOOP",
|
|
|
|
[CR_ENABLE_SLOT] = "CR_ENABLE_SLOT",
|
|
|
|
[CR_DISABLE_SLOT] = "CR_DISABLE_SLOT",
|
|
|
|
[CR_ADDRESS_DEVICE] = "CR_ADDRESS_DEVICE",
|
|
|
|
[CR_CONFIGURE_ENDPOINT] = "CR_CONFIGURE_ENDPOINT",
|
|
|
|
[CR_EVALUATE_CONTEXT] = "CR_EVALUATE_CONTEXT",
|
|
|
|
[CR_RESET_ENDPOINT] = "CR_RESET_ENDPOINT",
|
|
|
|
[CR_STOP_ENDPOINT] = "CR_STOP_ENDPOINT",
|
|
|
|
[CR_SET_TR_DEQUEUE] = "CR_SET_TR_DEQUEUE",
|
|
|
|
[CR_RESET_DEVICE] = "CR_RESET_DEVICE",
|
|
|
|
[CR_FORCE_EVENT] = "CR_FORCE_EVENT",
|
|
|
|
[CR_NEGOTIATE_BW] = "CR_NEGOTIATE_BW",
|
|
|
|
[CR_SET_LATENCY_TOLERANCE] = "CR_SET_LATENCY_TOLERANCE",
|
|
|
|
[CR_GET_PORT_BANDWIDTH] = "CR_GET_PORT_BANDWIDTH",
|
|
|
|
[CR_FORCE_HEADER] = "CR_FORCE_HEADER",
|
|
|
|
[CR_NOOP] = "CR_NOOP",
|
|
|
|
[ER_TRANSFER] = "ER_TRANSFER",
|
|
|
|
[ER_COMMAND_COMPLETE] = "ER_COMMAND_COMPLETE",
|
|
|
|
[ER_PORT_STATUS_CHANGE] = "ER_PORT_STATUS_CHANGE",
|
|
|
|
[ER_BANDWIDTH_REQUEST] = "ER_BANDWIDTH_REQUEST",
|
|
|
|
[ER_DOORBELL] = "ER_DOORBELL",
|
|
|
|
[ER_HOST_CONTROLLER] = "ER_HOST_CONTROLLER",
|
|
|
|
[ER_DEVICE_NOTIFICATION] = "ER_DEVICE_NOTIFICATION",
|
|
|
|
[ER_MFINDEX_WRAP] = "ER_MFINDEX_WRAP",
|
|
|
|
[CR_VENDOR_NEC_FIRMWARE_REVISION] = "CR_VENDOR_NEC_FIRMWARE_REVISION",
|
|
|
|
[CR_VENDOR_NEC_CHALLENGE_RESPONSE] = "CR_VENDOR_NEC_CHALLENGE_RESPONSE",
|
|
|
|
};
|
|
|
|
|
2012-08-27 18:09:20 +04:00
|
|
|
static const char *TRBCCode_names[] = {
|
|
|
|
[CC_INVALID] = "CC_INVALID",
|
|
|
|
[CC_SUCCESS] = "CC_SUCCESS",
|
|
|
|
[CC_DATA_BUFFER_ERROR] = "CC_DATA_BUFFER_ERROR",
|
|
|
|
[CC_BABBLE_DETECTED] = "CC_BABBLE_DETECTED",
|
|
|
|
[CC_USB_TRANSACTION_ERROR] = "CC_USB_TRANSACTION_ERROR",
|
|
|
|
[CC_TRB_ERROR] = "CC_TRB_ERROR",
|
|
|
|
[CC_STALL_ERROR] = "CC_STALL_ERROR",
|
|
|
|
[CC_RESOURCE_ERROR] = "CC_RESOURCE_ERROR",
|
|
|
|
[CC_BANDWIDTH_ERROR] = "CC_BANDWIDTH_ERROR",
|
|
|
|
[CC_NO_SLOTS_ERROR] = "CC_NO_SLOTS_ERROR",
|
|
|
|
[CC_INVALID_STREAM_TYPE_ERROR] = "CC_INVALID_STREAM_TYPE_ERROR",
|
|
|
|
[CC_SLOT_NOT_ENABLED_ERROR] = "CC_SLOT_NOT_ENABLED_ERROR",
|
|
|
|
[CC_EP_NOT_ENABLED_ERROR] = "CC_EP_NOT_ENABLED_ERROR",
|
|
|
|
[CC_SHORT_PACKET] = "CC_SHORT_PACKET",
|
|
|
|
[CC_RING_UNDERRUN] = "CC_RING_UNDERRUN",
|
|
|
|
[CC_RING_OVERRUN] = "CC_RING_OVERRUN",
|
|
|
|
[CC_VF_ER_FULL] = "CC_VF_ER_FULL",
|
|
|
|
[CC_PARAMETER_ERROR] = "CC_PARAMETER_ERROR",
|
|
|
|
[CC_BANDWIDTH_OVERRUN] = "CC_BANDWIDTH_OVERRUN",
|
|
|
|
[CC_CONTEXT_STATE_ERROR] = "CC_CONTEXT_STATE_ERROR",
|
|
|
|
[CC_NO_PING_RESPONSE_ERROR] = "CC_NO_PING_RESPONSE_ERROR",
|
|
|
|
[CC_EVENT_RING_FULL_ERROR] = "CC_EVENT_RING_FULL_ERROR",
|
|
|
|
[CC_INCOMPATIBLE_DEVICE_ERROR] = "CC_INCOMPATIBLE_DEVICE_ERROR",
|
|
|
|
[CC_MISSED_SERVICE_ERROR] = "CC_MISSED_SERVICE_ERROR",
|
|
|
|
[CC_COMMAND_RING_STOPPED] = "CC_COMMAND_RING_STOPPED",
|
|
|
|
[CC_COMMAND_ABORTED] = "CC_COMMAND_ABORTED",
|
|
|
|
[CC_STOPPED] = "CC_STOPPED",
|
|
|
|
[CC_STOPPED_LENGTH_INVALID] = "CC_STOPPED_LENGTH_INVALID",
|
|
|
|
[CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR]
|
|
|
|
= "CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR",
|
|
|
|
[CC_ISOCH_BUFFER_OVERRUN] = "CC_ISOCH_BUFFER_OVERRUN",
|
|
|
|
[CC_EVENT_LOST_ERROR] = "CC_EVENT_LOST_ERROR",
|
|
|
|
[CC_UNDEFINED_ERROR] = "CC_UNDEFINED_ERROR",
|
|
|
|
[CC_INVALID_STREAM_ID_ERROR] = "CC_INVALID_STREAM_ID_ERROR",
|
|
|
|
[CC_SECONDARY_BANDWIDTH_ERROR] = "CC_SECONDARY_BANDWIDTH_ERROR",
|
|
|
|
[CC_SPLIT_TRANSACTION_ERROR] = "CC_SPLIT_TRANSACTION_ERROR",
|
|
|
|
};
|
|
|
|
|
2013-04-24 17:01:25 +04:00
|
|
|
static const char *ep_state_names[] = {
|
|
|
|
[EP_DISABLED] = "disabled",
|
|
|
|
[EP_RUNNING] = "running",
|
|
|
|
[EP_HALTED] = "halted",
|
|
|
|
[EP_STOPPED] = "stopped",
|
|
|
|
[EP_ERROR] = "error",
|
|
|
|
};
|
|
|
|
|
2012-01-17 14:21:06 +04:00
|
|
|
static const char *lookup_name(uint32_t index, const char **list, uint32_t llen)
|
|
|
|
{
|
|
|
|
if (index >= llen || list[index] == NULL) {
|
|
|
|
return "???";
|
|
|
|
}
|
|
|
|
return list[index];
|
|
|
|
}
|
|
|
|
|
|
|
|
static const char *trb_name(XHCITRB *trb)
|
|
|
|
{
|
|
|
|
return lookup_name(TRB_TYPE(*trb), TRBType_names,
|
|
|
|
ARRAY_SIZE(TRBType_names));
|
|
|
|
}
|
|
|
|
|
2012-08-27 18:09:20 +04:00
|
|
|
static const char *event_name(XHCIEvent *event)
|
|
|
|
{
|
|
|
|
return lookup_name(event->ccode, TRBCCode_names,
|
|
|
|
ARRAY_SIZE(TRBCCode_names));
|
|
|
|
}
|
|
|
|
|
2013-04-24 17:01:25 +04:00
|
|
|
static const char *ep_state_name(uint32_t state)
|
|
|
|
{
|
|
|
|
return lookup_name(state, ep_state_names,
|
|
|
|
ARRAY_SIZE(ep_state_names));
|
|
|
|
}
|
|
|
|
|
2014-05-15 14:31:46 +04:00
|
|
|
static bool xhci_get_flag(XHCIState *xhci, enum xhci_flags bit)
|
|
|
|
{
|
|
|
|
return xhci->flags & (1 << bit);
|
|
|
|
}
|
|
|
|
|
2017-02-21 10:50:31 +03:00
|
|
|
static void xhci_set_flag(XHCIState *xhci, enum xhci_flags bit)
|
|
|
|
{
|
|
|
|
xhci->flags |= (1 << bit);
|
|
|
|
}
|
|
|
|
|
2012-08-21 14:32:58 +04:00
|
|
|
static uint64_t xhci_mfindex_get(XHCIState *xhci)
|
|
|
|
{
|
2013-08-21 19:03:08 +04:00
|
|
|
int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
|
2012-08-21 14:32:58 +04:00
|
|
|
return (now - xhci->mfindex_start) / 125000;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_mfwrap_update(XHCIState *xhci)
|
|
|
|
{
|
|
|
|
const uint32_t bits = USBCMD_RS | USBCMD_EWE;
|
|
|
|
uint32_t mfindex, left;
|
|
|
|
int64_t now;
|
|
|
|
|
|
|
|
if ((xhci->usbcmd & bits) == bits) {
|
2013-08-21 19:03:08 +04:00
|
|
|
now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
|
2012-08-21 14:32:58 +04:00
|
|
|
mfindex = ((now - xhci->mfindex_start) / 125000) & 0x3fff;
|
|
|
|
left = 0x4000 - mfindex;
|
2013-08-21 19:03:08 +04:00
|
|
|
timer_mod(xhci->mfwrap_timer, now + left * 125000);
|
2012-08-21 14:32:58 +04:00
|
|
|
} else {
|
2013-08-21 19:03:08 +04:00
|
|
|
timer_del(xhci->mfwrap_timer);
|
2012-08-21 14:32:58 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_mfwrap_timer(void *opaque)
|
|
|
|
{
|
|
|
|
XHCIState *xhci = opaque;
|
|
|
|
XHCIEvent wrap = { ER_MFINDEX_WRAP, CC_SUCCESS };
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
xhci_event(xhci, &wrap, 0);
|
2012-08-21 14:32:58 +04:00
|
|
|
xhci_mfwrap_update(xhci);
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-04-04 04:15:58 +04:00
|
|
|
static inline dma_addr_t xhci_addr64(uint32_t low, uint32_t high)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-04-04 04:15:58 +04:00
|
|
|
if (sizeof(dma_addr_t) == 4) {
|
|
|
|
return low;
|
|
|
|
} else {
|
|
|
|
return low | (((dma_addr_t)high << 16) << 16);
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-04-04 04:15:58 +04:00
|
|
|
static inline dma_addr_t xhci_mask64(uint64_t addr)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-04-04 04:15:58 +04:00
|
|
|
if (sizeof(dma_addr_t) == 4) {
|
|
|
|
return addr & 0xffffffff;
|
|
|
|
} else {
|
|
|
|
return addr;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
static inline void xhci_dma_read_u32s(XHCIState *xhci, dma_addr_t addr,
|
|
|
|
uint32_t *buf, size_t len)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
assert((len % sizeof(uint32_t)) == 0);
|
|
|
|
|
2013-06-30 15:38:41 +04:00
|
|
|
pci_dma_read(PCI_DEVICE(xhci), addr, buf, len);
|
2012-11-05 07:29:01 +04:00
|
|
|
|
|
|
|
for (i = 0; i < (len / sizeof(uint32_t)); i++) {
|
|
|
|
buf[i] = le32_to_cpu(buf[i]);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void xhci_dma_write_u32s(XHCIState *xhci, dma_addr_t addr,
|
|
|
|
uint32_t *buf, size_t len)
|
|
|
|
{
|
|
|
|
int i;
|
2016-03-11 04:51:46 +03:00
|
|
|
uint32_t tmp[5];
|
|
|
|
uint32_t n = len / sizeof(uint32_t);
|
2012-11-05 07:29:01 +04:00
|
|
|
|
|
|
|
assert((len % sizeof(uint32_t)) == 0);
|
2016-03-11 04:51:46 +03:00
|
|
|
assert(n <= ARRAY_SIZE(tmp));
|
2012-11-05 07:29:01 +04:00
|
|
|
|
2016-03-11 04:51:46 +03:00
|
|
|
for (i = 0; i < n; i++) {
|
2012-11-05 07:29:01 +04:00
|
|
|
tmp[i] = cpu_to_le32(buf[i]);
|
|
|
|
}
|
2013-06-30 15:38:41 +04:00
|
|
|
pci_dma_write(PCI_DEVICE(xhci), addr, tmp, len);
|
2012-11-05 07:29:01 +04:00
|
|
|
}
|
|
|
|
|
2012-08-28 15:38:01 +04:00
|
|
|
static XHCIPort *xhci_lookup_port(XHCIState *xhci, struct USBPort *uport)
|
|
|
|
{
|
|
|
|
int index;
|
|
|
|
|
|
|
|
if (!uport->dev) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
switch (uport->dev->speed) {
|
|
|
|
case USB_SPEED_LOW:
|
|
|
|
case USB_SPEED_FULL:
|
|
|
|
case USB_SPEED_HIGH:
|
2014-05-15 14:42:16 +04:00
|
|
|
if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
|
|
|
|
index = uport->index + xhci->numports_3;
|
|
|
|
} else {
|
|
|
|
index = uport->index;
|
|
|
|
}
|
2012-08-28 15:38:01 +04:00
|
|
|
break;
|
|
|
|
case USB_SPEED_SUPER:
|
2014-05-15 14:42:16 +04:00
|
|
|
if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
|
|
|
|
index = uport->index;
|
|
|
|
} else {
|
|
|
|
index = uport->index + xhci->numports_2;
|
|
|
|
}
|
2012-08-28 15:38:01 +04:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
return &xhci->ports[index];
|
|
|
|
}
|
|
|
|
|
2012-08-30 15:05:10 +04:00
|
|
|
static void xhci_intx_update(XHCIState *xhci)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2013-06-30 15:38:41 +04:00
|
|
|
PCIDevice *pci_dev = PCI_DEVICE(xhci);
|
2011-02-27 23:09:09 +03:00
|
|
|
int level = 0;
|
|
|
|
|
2013-06-30 15:38:41 +04:00
|
|
|
if (msix_enabled(pci_dev) ||
|
|
|
|
msi_enabled(pci_dev)) {
|
2012-08-30 15:05:10 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
if (xhci->intr[0].iman & IMAN_IP &&
|
|
|
|
xhci->intr[0].iman & IMAN_IE &&
|
2012-04-02 10:35:30 +04:00
|
|
|
xhci->usbcmd & USBCMD_INTE) {
|
2011-02-27 23:09:09 +03:00
|
|
|
level = 1;
|
|
|
|
}
|
|
|
|
|
2012-08-30 15:05:10 +04:00
|
|
|
trace_usb_xhci_irq_intx(level);
|
2013-10-07 11:36:39 +04:00
|
|
|
pci_set_irq(pci_dev, level);
|
2012-08-30 15:05:10 +04:00
|
|
|
}
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
static void xhci_msix_update(XHCIState *xhci, int v)
|
2012-08-30 14:06:59 +04:00
|
|
|
{
|
2013-06-30 15:38:41 +04:00
|
|
|
PCIDevice *pci_dev = PCI_DEVICE(xhci);
|
2012-08-30 14:06:59 +04:00
|
|
|
bool enabled;
|
|
|
|
|
2013-06-30 15:38:41 +04:00
|
|
|
if (!msix_enabled(pci_dev)) {
|
2012-08-30 14:06:59 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
enabled = xhci->intr[v].iman & IMAN_IE;
|
|
|
|
if (enabled == xhci->intr[v].msix_used) {
|
2012-08-30 14:06:59 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (enabled) {
|
2012-08-30 17:49:03 +04:00
|
|
|
trace_usb_xhci_irq_msix_use(v);
|
2013-06-30 15:38:41 +04:00
|
|
|
msix_vector_use(pci_dev, v);
|
2012-08-30 17:49:03 +04:00
|
|
|
xhci->intr[v].msix_used = true;
|
2012-08-30 14:06:59 +04:00
|
|
|
} else {
|
2012-08-30 17:49:03 +04:00
|
|
|
trace_usb_xhci_irq_msix_unuse(v);
|
2013-06-30 15:38:41 +04:00
|
|
|
msix_vector_unuse(pci_dev, v);
|
2012-08-30 17:49:03 +04:00
|
|
|
xhci->intr[v].msix_used = false;
|
2012-08-30 14:06:59 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
static void xhci_intr_raise(XHCIState *xhci, int v)
|
2012-08-30 15:05:10 +04:00
|
|
|
{
|
2013-06-30 15:38:41 +04:00
|
|
|
PCIDevice *pci_dev = PCI_DEVICE(xhci);
|
2017-02-03 09:51:45 +03:00
|
|
|
bool pending = (xhci->intr[v].erdp_low & ERDP_EHB);
|
2013-06-30 15:38:41 +04:00
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
xhci->intr[v].erdp_low |= ERDP_EHB;
|
|
|
|
xhci->intr[v].iman |= IMAN_IP;
|
2012-08-30 16:04:04 +04:00
|
|
|
xhci->usbsts |= USBSTS_EINT;
|
|
|
|
|
2017-02-03 09:51:45 +03:00
|
|
|
if (pending) {
|
|
|
|
return;
|
|
|
|
}
|
2012-08-30 17:49:03 +04:00
|
|
|
if (!(xhci->intr[v].iman & IMAN_IE)) {
|
2012-08-30 15:05:10 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!(xhci->usbcmd & USBCMD_INTE)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2013-06-30 15:38:41 +04:00
|
|
|
if (msix_enabled(pci_dev)) {
|
2012-08-30 17:49:03 +04:00
|
|
|
trace_usb_xhci_irq_msix(v);
|
2013-06-30 15:38:41 +04:00
|
|
|
msix_notify(pci_dev, v);
|
2012-08-30 14:06:59 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2013-06-30 15:38:41 +04:00
|
|
|
if (msi_enabled(pci_dev)) {
|
2012-08-30 17:49:03 +04:00
|
|
|
trace_usb_xhci_irq_msi(v);
|
2013-06-30 15:38:41 +04:00
|
|
|
msi_notify(pci_dev, v);
|
2012-08-30 15:05:10 +04:00
|
|
|
return;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2012-08-30 15:05:10 +04:00
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
if (v == 0) {
|
|
|
|
trace_usb_xhci_irq_intx(1);
|
2013-10-07 11:36:39 +04:00
|
|
|
pci_irq_assert(pci_dev);
|
2012-08-30 17:49:03 +04:00
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int xhci_running(XHCIState *xhci)
|
|
|
|
{
|
2017-02-06 14:55:36 +03:00
|
|
|
return !(xhci->usbsts & USBSTS_HCH);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_die(XHCIState *xhci)
|
|
|
|
{
|
|
|
|
xhci->usbsts |= USBSTS_HCE;
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: asserted controller error\n");
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
static void xhci_write_event(XHCIState *xhci, XHCIEvent *event, int v)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2013-06-30 15:38:41 +04:00
|
|
|
PCIDevice *pci_dev = PCI_DEVICE(xhci);
|
2012-08-30 17:49:03 +04:00
|
|
|
XHCIInterrupter *intr = &xhci->intr[v];
|
2011-02-27 23:09:09 +03:00
|
|
|
XHCITRB ev_trb;
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t addr;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
ev_trb.parameter = cpu_to_le64(event->ptr);
|
|
|
|
ev_trb.status = cpu_to_le32(event->length | (event->ccode << 24));
|
|
|
|
ev_trb.control = (event->slotid << 24) | (event->epid << 16) |
|
|
|
|
event->flags | (event->type << TRB_TYPE_SHIFT);
|
2012-08-30 17:49:03 +04:00
|
|
|
if (intr->er_pcs) {
|
2011-02-27 23:09:09 +03:00
|
|
|
ev_trb.control |= TRB_C;
|
|
|
|
}
|
|
|
|
ev_trb.control = cpu_to_le32(ev_trb.control);
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
trace_usb_xhci_queue_event(v, intr->er_ep_idx, trb_name(&ev_trb),
|
2012-08-27 18:09:20 +04:00
|
|
|
event_name(event), ev_trb.parameter,
|
|
|
|
ev_trb.status, ev_trb.control);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
addr = intr->er_start + TRB_SIZE*intr->er_ep_idx;
|
2013-06-30 15:38:41 +04:00
|
|
|
pci_dma_write(pci_dev, addr, &ev_trb, TRB_SIZE);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
intr->er_ep_idx++;
|
|
|
|
if (intr->er_ep_idx >= intr->er_size) {
|
|
|
|
intr->er_ep_idx = 0;
|
|
|
|
intr->er_pcs = !intr->er_pcs;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
static void xhci_event(XHCIState *xhci, XHCIEvent *event, int v)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-08-31 17:30:51 +04:00
|
|
|
XHCIInterrupter *intr;
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t erdp;
|
2011-02-27 23:09:09 +03:00
|
|
|
unsigned int dp_idx;
|
|
|
|
|
2012-10-24 13:49:30 +04:00
|
|
|
if (v >= xhci->numintrs) {
|
|
|
|
DPRINTF("intr nr out of range (%d >= %d)\n", v, xhci->numintrs);
|
2012-08-31 17:30:51 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
intr = &xhci->intr[v];
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
erdp = xhci_addr64(intr->erdp_low, intr->erdp_high);
|
|
|
|
if (erdp < intr->er_start ||
|
|
|
|
erdp >= (intr->er_start + TRB_SIZE*intr->er_size)) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: ERDP out of bounds: "DMA_ADDR_FMT"\n", erdp);
|
|
|
|
DPRINTF("xhci: ER[%d] at "DMA_ADDR_FMT" len %d\n",
|
2012-08-30 17:49:03 +04:00
|
|
|
v, intr->er_start, intr->er_size);
|
2011-02-27 23:09:09 +03:00
|
|
|
xhci_die(xhci);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
dp_idx = (erdp - intr->er_start) / TRB_SIZE;
|
|
|
|
assert(dp_idx < intr->er_size);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2017-02-06 14:55:36 +03:00
|
|
|
if ((intr->er_ep_idx + 2) % intr->er_size == dp_idx) {
|
|
|
|
DPRINTF("xhci: ER %d full, send ring full error\n", v);
|
2011-02-27 23:09:09 +03:00
|
|
|
XHCIEvent full = {ER_HOST_CONTROLLER, CC_EVENT_RING_FULL_ERROR};
|
2017-02-06 14:55:36 +03:00
|
|
|
xhci_write_event(xhci, &full, v);
|
|
|
|
} else if ((intr->er_ep_idx + 1) % intr->er_size == dp_idx) {
|
|
|
|
DPRINTF("xhci: ER %d full, drop event\n", v);
|
2011-02-27 23:09:09 +03:00
|
|
|
} else {
|
2012-08-30 17:49:03 +04:00
|
|
|
xhci_write_event(xhci, event, v);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
xhci_intr_raise(xhci, v);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_ring_init(XHCIState *xhci, XHCIRing *ring,
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t base)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
|
|
|
ring->dequeue = base;
|
|
|
|
ring->ccs = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static TRBType xhci_ring_fetch(XHCIState *xhci, XHCIRing *ring, XHCITRB *trb,
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t *addr)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2013-06-30 15:38:41 +04:00
|
|
|
PCIDevice *pci_dev = PCI_DEVICE(xhci);
|
2016-10-10 13:46:22 +03:00
|
|
|
uint32_t link_cnt = 0;
|
2013-06-30 15:38:41 +04:00
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
while (1) {
|
|
|
|
TRBType type;
|
2013-06-30 15:38:41 +04:00
|
|
|
pci_dma_read(pci_dev, ring->dequeue, trb, TRB_SIZE);
|
2011-02-27 23:09:09 +03:00
|
|
|
trb->addr = ring->dequeue;
|
|
|
|
trb->ccs = ring->ccs;
|
|
|
|
le64_to_cpus(&trb->parameter);
|
|
|
|
le32_to_cpus(&trb->status);
|
|
|
|
le32_to_cpus(&trb->control);
|
|
|
|
|
2012-05-11 16:23:42 +04:00
|
|
|
trace_usb_xhci_fetch_trb(ring->dequeue, trb_name(trb),
|
|
|
|
trb->parameter, trb->status, trb->control);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
if ((trb->control & TRB_C) != ring->ccs) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
type = TRB_TYPE(*trb);
|
|
|
|
|
|
|
|
if (type != TR_LINK) {
|
|
|
|
if (addr) {
|
|
|
|
*addr = ring->dequeue;
|
|
|
|
}
|
|
|
|
ring->dequeue += TRB_SIZE;
|
|
|
|
return type;
|
|
|
|
} else {
|
2016-10-10 13:46:22 +03:00
|
|
|
if (++link_cnt > TRB_LINK_LIMIT) {
|
2017-02-06 15:21:09 +03:00
|
|
|
trace_usb_xhci_enforced_limit("trb-link");
|
2016-10-10 13:46:22 +03:00
|
|
|
return 0;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
ring->dequeue = xhci_mask64(trb->parameter);
|
|
|
|
if (trb->control & TRB_LK_TC) {
|
|
|
|
ring->ccs = !ring->ccs;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static int xhci_ring_chain_length(XHCIState *xhci, const XHCIRing *ring)
|
|
|
|
{
|
2013-06-30 15:38:41 +04:00
|
|
|
PCIDevice *pci_dev = PCI_DEVICE(xhci);
|
2011-02-27 23:09:09 +03:00
|
|
|
XHCITRB trb;
|
|
|
|
int length = 0;
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t dequeue = ring->dequeue;
|
2011-02-27 23:09:09 +03:00
|
|
|
bool ccs = ring->ccs;
|
|
|
|
/* hack to bundle together the two/three TDs that make a setup transfer */
|
|
|
|
bool control_td_set = 0;
|
2016-10-10 13:46:22 +03:00
|
|
|
uint32_t link_cnt = 0;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
while (1) {
|
|
|
|
TRBType type;
|
2013-06-30 15:38:41 +04:00
|
|
|
pci_dma_read(pci_dev, dequeue, &trb, TRB_SIZE);
|
2011-02-27 23:09:09 +03:00
|
|
|
le64_to_cpus(&trb.parameter);
|
|
|
|
le32_to_cpus(&trb.status);
|
|
|
|
le32_to_cpus(&trb.control);
|
|
|
|
|
|
|
|
if ((trb.control & TRB_C) != ccs) {
|
|
|
|
return -length;
|
|
|
|
}
|
|
|
|
|
|
|
|
type = TRB_TYPE(trb);
|
|
|
|
|
|
|
|
if (type == TR_LINK) {
|
2016-10-10 13:46:22 +03:00
|
|
|
if (++link_cnt > TRB_LINK_LIMIT) {
|
|
|
|
return -length;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
dequeue = xhci_mask64(trb.parameter);
|
|
|
|
if (trb.control & TRB_LK_TC) {
|
|
|
|
ccs = !ccs;
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
length += 1;
|
|
|
|
dequeue += TRB_SIZE;
|
|
|
|
|
|
|
|
if (type == TR_SETUP) {
|
|
|
|
control_td_set = 1;
|
|
|
|
} else if (type == TR_STATUS) {
|
|
|
|
control_td_set = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!control_td_set && !(trb.control & TRB_TR_CH)) {
|
|
|
|
return length;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
static void xhci_er_reset(XHCIState *xhci, int v)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-08-30 17:49:03 +04:00
|
|
|
XHCIInterrupter *intr = &xhci->intr[v];
|
2011-02-27 23:09:09 +03:00
|
|
|
XHCIEvRingSeg seg;
|
2017-09-11 09:56:06 +03:00
|
|
|
dma_addr_t erstba = xhci_addr64(intr->erstba_low, intr->erstba_high);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2017-09-11 09:56:06 +03:00
|
|
|
if (intr->erstsz == 0 || erstba == 0) {
|
2012-10-24 11:38:08 +04:00
|
|
|
/* disabled */
|
|
|
|
intr->er_start = 0;
|
|
|
|
intr->er_size = 0;
|
|
|
|
return;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
/* cache the (sole) event ring segment location */
|
2012-08-30 17:49:03 +04:00
|
|
|
if (intr->erstsz != 1) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: invalid value for ERSTSZ: %d\n", intr->erstsz);
|
2011-02-27 23:09:09 +03:00
|
|
|
xhci_die(xhci);
|
|
|
|
return;
|
|
|
|
}
|
2013-06-30 15:38:41 +04:00
|
|
|
pci_dma_read(PCI_DEVICE(xhci), erstba, &seg, sizeof(seg));
|
2011-02-27 23:09:09 +03:00
|
|
|
le32_to_cpus(&seg.addr_low);
|
|
|
|
le32_to_cpus(&seg.addr_high);
|
|
|
|
le32_to_cpus(&seg.size);
|
|
|
|
if (seg.size < 16 || seg.size > 4096) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: invalid value for segment size: %d\n", seg.size);
|
2011-02-27 23:09:09 +03:00
|
|
|
xhci_die(xhci);
|
|
|
|
return;
|
|
|
|
}
|
2012-08-30 17:49:03 +04:00
|
|
|
intr->er_start = xhci_addr64(seg.addr_low, seg.addr_high);
|
|
|
|
intr->er_size = seg.size;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
intr->er_ep_idx = 0;
|
|
|
|
intr->er_pcs = 1;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
DPRINTF("xhci: event ring[%d]:" DMA_ADDR_FMT " [%d]\n",
|
|
|
|
v, intr->er_start, intr->er_size);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_run(XHCIState *xhci)
|
|
|
|
{
|
2012-05-11 16:54:57 +04:00
|
|
|
trace_usb_xhci_run();
|
2011-02-27 23:09:09 +03:00
|
|
|
xhci->usbsts &= ~USBSTS_HCH;
|
2013-08-21 19:03:08 +04:00
|
|
|
xhci->mfindex_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_stop(XHCIState *xhci)
|
|
|
|
{
|
2012-05-11 16:54:57 +04:00
|
|
|
trace_usb_xhci_stop();
|
2011-02-27 23:09:09 +03:00
|
|
|
xhci->usbsts |= USBSTS_HCH;
|
|
|
|
xhci->crcr_low &= ~CRCR_CRR;
|
|
|
|
}
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
static XHCIStreamContext *xhci_alloc_stream_contexts(unsigned count,
|
|
|
|
dma_addr_t base)
|
|
|
|
{
|
|
|
|
XHCIStreamContext *stctx;
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
stctx = g_new0(XHCIStreamContext, count);
|
|
|
|
for (i = 0; i < count; i++) {
|
|
|
|
stctx[i].pctx = base + i * 16;
|
|
|
|
stctx[i].sct = -1;
|
|
|
|
}
|
|
|
|
return stctx;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_reset_streams(XHCIEPContext *epctx)
|
|
|
|
{
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
for (i = 0; i < epctx->nr_pstreams; i++) {
|
|
|
|
epctx->pstreams[i].sct = -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_alloc_streams(XHCIEPContext *epctx, dma_addr_t base)
|
|
|
|
{
|
|
|
|
assert(epctx->pstreams == NULL);
|
2014-08-29 14:40:55 +04:00
|
|
|
epctx->nr_pstreams = 2 << epctx->max_pstreams;
|
2013-01-25 20:23:44 +04:00
|
|
|
epctx->pstreams = xhci_alloc_stream_contexts(epctx->nr_pstreams, base);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_free_streams(XHCIEPContext *epctx)
|
|
|
|
{
|
|
|
|
assert(epctx->pstreams != NULL);
|
|
|
|
|
|
|
|
g_free(epctx->pstreams);
|
|
|
|
epctx->pstreams = NULL;
|
|
|
|
epctx->nr_pstreams = 0;
|
|
|
|
}
|
|
|
|
|
2013-11-19 17:36:58 +04:00
|
|
|
static int xhci_epmask_to_eps_with_streams(XHCIState *xhci,
|
|
|
|
unsigned int slotid,
|
|
|
|
uint32_t epmask,
|
|
|
|
XHCIEPContext **epctxs,
|
|
|
|
USBEndpoint **eps)
|
|
|
|
{
|
|
|
|
XHCISlot *slot;
|
|
|
|
XHCIEPContext *epctx;
|
|
|
|
USBEndpoint *ep;
|
|
|
|
int i, j;
|
|
|
|
|
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
|
|
|
|
|
|
|
slot = &xhci->slots[slotid - 1];
|
|
|
|
|
|
|
|
for (i = 2, j = 0; i <= 31; i++) {
|
2014-08-28 12:51:35 +04:00
|
|
|
if (!(epmask & (1u << i))) {
|
2013-11-19 17:36:58 +04:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
epctx = slot->eps[i - 1];
|
2016-09-27 11:32:52 +03:00
|
|
|
ep = xhci_epid_to_usbep(epctx);
|
2013-11-19 17:36:58 +04:00
|
|
|
if (!epctx || !epctx->nr_pstreams || !ep) {
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (epctxs) {
|
|
|
|
epctxs[j] = epctx;
|
|
|
|
}
|
|
|
|
eps[j++] = ep;
|
|
|
|
}
|
|
|
|
return j;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_free_device_streams(XHCIState *xhci, unsigned int slotid,
|
|
|
|
uint32_t epmask)
|
|
|
|
{
|
|
|
|
USBEndpoint *eps[30];
|
|
|
|
int nr_eps;
|
|
|
|
|
|
|
|
nr_eps = xhci_epmask_to_eps_with_streams(xhci, slotid, epmask, NULL, eps);
|
|
|
|
if (nr_eps) {
|
|
|
|
usb_device_free_streams(eps[0]->dev, eps, nr_eps);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static TRBCCode xhci_alloc_device_streams(XHCIState *xhci, unsigned int slotid,
|
|
|
|
uint32_t epmask)
|
|
|
|
{
|
|
|
|
XHCIEPContext *epctxs[30];
|
|
|
|
USBEndpoint *eps[30];
|
|
|
|
int i, r, nr_eps, req_nr_streams, dev_max_streams;
|
|
|
|
|
|
|
|
nr_eps = xhci_epmask_to_eps_with_streams(xhci, slotid, epmask, epctxs,
|
|
|
|
eps);
|
|
|
|
if (nr_eps == 0) {
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
req_nr_streams = epctxs[0]->nr_pstreams;
|
|
|
|
dev_max_streams = eps[0]->max_streams;
|
|
|
|
|
|
|
|
for (i = 1; i < nr_eps; i++) {
|
|
|
|
/*
|
|
|
|
* HdG: I don't expect these to ever trigger, but if they do we need
|
|
|
|
* to come up with another solution, ie group identical endpoints
|
|
|
|
* together and make an usb_device_alloc_streams call per group.
|
|
|
|
*/
|
|
|
|
if (epctxs[i]->nr_pstreams != req_nr_streams) {
|
|
|
|
FIXME("guest streams config not identical for all eps");
|
|
|
|
return CC_RESOURCE_ERROR;
|
|
|
|
}
|
|
|
|
if (eps[i]->max_streams != dev_max_streams) {
|
|
|
|
FIXME("device streams config not identical for all eps");
|
|
|
|
return CC_RESOURCE_ERROR;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* max-streams in both the device descriptor and in the controller is a
|
|
|
|
* power of 2. But stream id 0 is reserved, so if a device can do up to 4
|
|
|
|
* streams the guest will ask for 5 rounded up to the next power of 2 which
|
|
|
|
* becomes 8. For emulated devices usb_device_alloc_streams is a nop.
|
|
|
|
*
|
|
|
|
* For redirected devices however this is an issue, as there we must ask
|
|
|
|
* the real xhci controller to alloc streams, and the host driver for the
|
|
|
|
* real xhci controller will likely disallow allocating more streams then
|
|
|
|
* the device can handle.
|
|
|
|
*
|
|
|
|
* So we limit the requested nr_streams to the maximum number the device
|
|
|
|
* can handle.
|
|
|
|
*/
|
|
|
|
if (req_nr_streams > dev_max_streams) {
|
|
|
|
req_nr_streams = dev_max_streams;
|
|
|
|
}
|
|
|
|
|
|
|
|
r = usb_device_alloc_streams(eps[0]->dev, eps, nr_eps, req_nr_streams);
|
|
|
|
if (r != 0) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: alloc streams failed\n");
|
2013-11-19 17:36:58 +04:00
|
|
|
return CC_RESOURCE_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
static XHCIStreamContext *xhci_find_stream(XHCIEPContext *epctx,
|
|
|
|
unsigned int streamid,
|
|
|
|
uint32_t *cc_error)
|
|
|
|
{
|
|
|
|
XHCIStreamContext *sctx;
|
|
|
|
dma_addr_t base;
|
|
|
|
uint32_t ctx[2], sct;
|
|
|
|
|
|
|
|
assert(streamid != 0);
|
|
|
|
if (epctx->lsa) {
|
|
|
|
if (streamid >= epctx->nr_pstreams) {
|
|
|
|
*cc_error = CC_INVALID_STREAM_ID_ERROR;
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
sctx = epctx->pstreams + streamid;
|
|
|
|
} else {
|
|
|
|
FIXME("secondary streams not implemented yet");
|
|
|
|
}
|
|
|
|
|
|
|
|
if (sctx->sct == -1) {
|
|
|
|
xhci_dma_read_u32s(epctx->xhci, sctx->pctx, ctx, sizeof(ctx));
|
|
|
|
sct = (ctx[0] >> 1) & 0x07;
|
|
|
|
if (epctx->lsa && sct != 1) {
|
|
|
|
*cc_error = CC_INVALID_STREAM_TYPE_ERROR;
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
sctx->sct = sct;
|
|
|
|
base = xhci_addr64(ctx[0] & ~0xf, ctx[1]);
|
|
|
|
xhci_ring_init(epctx->xhci, &sctx->ring, base);
|
|
|
|
}
|
|
|
|
return sctx;
|
|
|
|
}
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
static void xhci_set_ep_state(XHCIState *xhci, XHCIEPContext *epctx,
|
2013-01-25 20:23:44 +04:00
|
|
|
XHCIStreamContext *sctx, uint32_t state)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2013-10-08 23:58:12 +04:00
|
|
|
XHCIRing *ring = NULL;
|
2011-02-27 23:09:09 +03:00
|
|
|
uint32_t ctx[5];
|
2013-01-25 20:23:44 +04:00
|
|
|
uint32_t ctx2[2];
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, epctx->pctx, ctx, sizeof(ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
ctx[0] &= ~EP_STATE_MASK;
|
|
|
|
ctx[0] |= state;
|
2013-01-25 20:23:44 +04:00
|
|
|
|
|
|
|
/* update ring dequeue ptr */
|
|
|
|
if (epctx->nr_pstreams) {
|
|
|
|
if (sctx != NULL) {
|
2013-10-08 23:58:12 +04:00
|
|
|
ring = &sctx->ring;
|
2013-01-25 20:23:44 +04:00
|
|
|
xhci_dma_read_u32s(xhci, sctx->pctx, ctx2, sizeof(ctx2));
|
|
|
|
ctx2[0] &= 0xe;
|
|
|
|
ctx2[0] |= sctx->ring.dequeue | sctx->ring.ccs;
|
|
|
|
ctx2[1] = (sctx->ring.dequeue >> 16) >> 16;
|
|
|
|
xhci_dma_write_u32s(xhci, sctx->pctx, ctx2, sizeof(ctx2));
|
|
|
|
}
|
|
|
|
} else {
|
2013-10-08 23:58:12 +04:00
|
|
|
ring = &epctx->ring;
|
|
|
|
}
|
|
|
|
if (ring) {
|
|
|
|
ctx[2] = ring->dequeue | ring->ccs;
|
|
|
|
ctx[3] = (ring->dequeue >> 16) >> 16;
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
DPRINTF("xhci: set epctx: " DMA_ADDR_FMT " state=%d dequeue=%08x%08x\n",
|
|
|
|
epctx->pctx, state, ctx[3], ctx[2]);
|
|
|
|
}
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_write_u32s(xhci, epctx->pctx, ctx, sizeof(ctx));
|
2013-04-24 17:01:25 +04:00
|
|
|
if (epctx->state != state) {
|
|
|
|
trace_usb_xhci_ep_state(epctx->slotid, epctx->epid,
|
|
|
|
ep_state_name(epctx->state),
|
|
|
|
ep_state_name(state));
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
epctx->state = state;
|
|
|
|
}
|
|
|
|
|
2012-08-24 16:13:08 +04:00
|
|
|
static void xhci_ep_kick_timer(void *opaque)
|
|
|
|
{
|
|
|
|
XHCIEPContext *epctx = opaque;
|
2016-09-27 11:32:50 +03:00
|
|
|
xhci_kick_epctx(epctx, 0);
|
2012-08-24 16:13:08 +04:00
|
|
|
}
|
|
|
|
|
2013-04-24 11:33:35 +04:00
|
|
|
static XHCIEPContext *xhci_alloc_epctx(XHCIState *xhci,
|
|
|
|
unsigned int slotid,
|
|
|
|
unsigned int epid)
|
|
|
|
{
|
|
|
|
XHCIEPContext *epctx;
|
|
|
|
|
|
|
|
epctx = g_new0(XHCIEPContext, 1);
|
|
|
|
epctx->xhci = xhci;
|
|
|
|
epctx->slotid = slotid;
|
|
|
|
epctx->epid = epid;
|
|
|
|
|
2016-09-27 11:32:48 +03:00
|
|
|
QTAILQ_INIT(&epctx->transfers);
|
2013-08-21 19:03:08 +04:00
|
|
|
epctx->kick_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, xhci_ep_kick_timer, epctx);
|
2013-04-24 11:33:35 +04:00
|
|
|
|
|
|
|
return epctx;
|
|
|
|
}
|
|
|
|
|
2013-04-24 12:11:22 +04:00
|
|
|
static void xhci_init_epctx(XHCIEPContext *epctx,
|
|
|
|
dma_addr_t pctx, uint32_t *ctx)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t dequeue;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
dequeue = xhci_addr64(ctx[2] & ~0xf, ctx[3]);
|
|
|
|
|
|
|
|
epctx->type = (ctx[1] >> EP_TYPE_SHIFT) & EP_TYPE_MASK;
|
|
|
|
epctx->pctx = pctx;
|
|
|
|
epctx->max_psize = ctx[1]>>16;
|
|
|
|
epctx->max_psize *= 1+((ctx[1]>>8)&0xff);
|
2014-10-21 14:29:33 +04:00
|
|
|
epctx->max_pstreams = (ctx[0] >> 10) & epctx->xhci->max_pstreams_mask;
|
2013-01-25 20:23:44 +04:00
|
|
|
epctx->lsa = (ctx[0] >> 15) & 1;
|
|
|
|
if (epctx->max_pstreams) {
|
|
|
|
xhci_alloc_streams(epctx, dequeue);
|
|
|
|
} else {
|
2013-04-24 12:11:22 +04:00
|
|
|
xhci_ring_init(epctx->xhci, &epctx->ring, dequeue);
|
2013-01-25 20:23:44 +04:00
|
|
|
epctx->ring.ccs = ctx[2] & 1;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2013-08-28 13:39:02 +04:00
|
|
|
epctx->interval = 1 << ((ctx[0] >> 16) & 0xff);
|
2013-04-24 12:11:22 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static TRBCCode xhci_enable_ep(XHCIState *xhci, unsigned int slotid,
|
|
|
|
unsigned int epid, dma_addr_t pctx,
|
|
|
|
uint32_t *ctx)
|
|
|
|
{
|
|
|
|
XHCISlot *slot;
|
|
|
|
XHCIEPContext *epctx;
|
|
|
|
|
|
|
|
trace_usb_xhci_ep_enable(slotid, epid);
|
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
|
|
|
assert(epid >= 1 && epid <= 31);
|
|
|
|
|
|
|
|
slot = &xhci->slots[slotid-1];
|
|
|
|
if (slot->eps[epid-1]) {
|
|
|
|
xhci_disable_ep(xhci, slotid, epid);
|
|
|
|
}
|
|
|
|
|
|
|
|
epctx = xhci_alloc_epctx(xhci, slotid, epid);
|
|
|
|
slot->eps[epid-1] = epctx;
|
|
|
|
xhci_init_epctx(epctx, pctx, ctx);
|
|
|
|
|
2014-08-21 16:48:58 +04:00
|
|
|
DPRINTF("xhci: endpoint %d.%d type is %d, max transaction (burst) "
|
|
|
|
"size is %d\n", epid/2, epid%2, epctx->type, epctx->max_psize);
|
|
|
|
|
2012-08-24 16:13:08 +04:00
|
|
|
epctx->mfindex_last = 0;
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
epctx->state = EP_RUNNING;
|
|
|
|
ctx[0] &= ~EP_STATE_MASK;
|
|
|
|
ctx[0] |= EP_RUNNING;
|
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2016-09-27 11:32:48 +03:00
|
|
|
static XHCITransfer *xhci_ep_alloc_xfer(XHCIEPContext *epctx,
|
|
|
|
uint32_t length)
|
|
|
|
{
|
|
|
|
uint32_t limit = epctx->nr_pstreams + 16;
|
|
|
|
XHCITransfer *xfer;
|
|
|
|
|
|
|
|
if (epctx->xfer_count >= limit) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
xfer = g_new0(XHCITransfer, 1);
|
|
|
|
xfer->epctx = epctx;
|
|
|
|
xfer->trbs = g_new(XHCITRB, length);
|
|
|
|
xfer->trb_count = length;
|
|
|
|
usb_packet_init(&xfer->packet);
|
|
|
|
|
|
|
|
QTAILQ_INSERT_TAIL(&epctx->transfers, xfer, next);
|
|
|
|
epctx->xfer_count++;
|
|
|
|
|
|
|
|
return xfer;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_ep_free_xfer(XHCITransfer *xfer)
|
|
|
|
{
|
|
|
|
QTAILQ_REMOVE(&xfer->epctx->transfers, xfer, next);
|
|
|
|
xfer->epctx->xfer_count--;
|
|
|
|
|
|
|
|
usb_packet_cleanup(&xfer->packet);
|
|
|
|
g_free(xfer->trbs);
|
|
|
|
g_free(xfer);
|
|
|
|
}
|
|
|
|
|
2013-10-08 23:58:11 +04:00
|
|
|
static int xhci_ep_nuke_one_xfer(XHCITransfer *t, TRBCCode report)
|
2012-10-24 20:14:05 +04:00
|
|
|
{
|
|
|
|
int killed = 0;
|
|
|
|
|
2013-10-08 23:58:11 +04:00
|
|
|
if (report && (t->running_async || t->running_retry)) {
|
|
|
|
t->status = report;
|
|
|
|
xhci_xfer_report(t);
|
|
|
|
}
|
|
|
|
|
2012-10-24 20:14:05 +04:00
|
|
|
if (t->running_async) {
|
|
|
|
usb_cancel_packet(&t->packet);
|
|
|
|
t->running_async = 0;
|
|
|
|
killed = 1;
|
|
|
|
}
|
|
|
|
if (t->running_retry) {
|
2016-09-27 11:32:49 +03:00
|
|
|
if (t->epctx) {
|
|
|
|
t->epctx->retry = NULL;
|
|
|
|
timer_del(t->epctx->kick_timer);
|
2012-10-24 20:14:05 +04:00
|
|
|
}
|
|
|
|
t->running_retry = 0;
|
2013-10-08 23:58:11 +04:00
|
|
|
killed = 1;
|
2012-10-24 20:14:05 +04:00
|
|
|
}
|
2015-08-26 14:17:18 +03:00
|
|
|
g_free(t->trbs);
|
2012-10-24 20:14:05 +04:00
|
|
|
|
|
|
|
t->trbs = NULL;
|
2016-09-27 11:32:48 +03:00
|
|
|
t->trb_count = 0;
|
2012-10-24 20:14:05 +04:00
|
|
|
|
|
|
|
return killed;
|
|
|
|
}
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
static int xhci_ep_nuke_xfers(XHCIState *xhci, unsigned int slotid,
|
2013-10-08 23:58:11 +04:00
|
|
|
unsigned int epid, TRBCCode report)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
|
|
|
XHCISlot *slot;
|
|
|
|
XHCIEPContext *epctx;
|
2016-09-27 11:32:48 +03:00
|
|
|
XHCITransfer *xfer;
|
|
|
|
int killed = 0;
|
2012-12-14 17:35:40 +04:00
|
|
|
USBEndpoint *ep = NULL;
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
assert(epid >= 1 && epid <= 31);
|
|
|
|
|
|
|
|
DPRINTF("xhci_ep_nuke_xfers(%d, %d)\n", slotid, epid);
|
|
|
|
|
|
|
|
slot = &xhci->slots[slotid-1];
|
|
|
|
|
|
|
|
if (!slot->eps[epid-1]) {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
epctx = slot->eps[epid-1];
|
|
|
|
|
2016-09-27 11:32:48 +03:00
|
|
|
for (;;) {
|
|
|
|
xfer = QTAILQ_FIRST(&epctx->transfers);
|
|
|
|
if (xfer == NULL) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
killed += xhci_ep_nuke_one_xfer(xfer, report);
|
2013-10-08 23:58:11 +04:00
|
|
|
if (killed) {
|
|
|
|
report = 0; /* Only report once */
|
|
|
|
}
|
2016-09-27 11:32:48 +03:00
|
|
|
xhci_ep_free_xfer(xfer);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2013-09-17 23:44:50 +04:00
|
|
|
|
2016-09-27 11:32:52 +03:00
|
|
|
ep = xhci_epid_to_usbep(epctx);
|
2012-12-14 17:35:40 +04:00
|
|
|
if (ep) {
|
|
|
|
usb_device_ep_stopped(ep->dev, ep);
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
return killed;
|
|
|
|
}
|
|
|
|
|
|
|
|
static TRBCCode xhci_disable_ep(XHCIState *xhci, unsigned int slotid,
|
|
|
|
unsigned int epid)
|
|
|
|
{
|
|
|
|
XHCISlot *slot;
|
|
|
|
XHCIEPContext *epctx;
|
|
|
|
|
2012-05-11 16:26:15 +04:00
|
|
|
trace_usb_xhci_ep_disable(slotid, epid);
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
assert(epid >= 1 && epid <= 31);
|
|
|
|
|
|
|
|
slot = &xhci->slots[slotid-1];
|
|
|
|
|
|
|
|
if (!slot->eps[epid-1]) {
|
|
|
|
DPRINTF("xhci: slot %d ep %d already disabled\n", slotid, epid);
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2013-10-08 23:58:11 +04:00
|
|
|
xhci_ep_nuke_xfers(xhci, slotid, epid, 0);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
epctx = slot->eps[epid-1];
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
if (epctx->nr_pstreams) {
|
|
|
|
xhci_free_streams(epctx);
|
|
|
|
}
|
|
|
|
|
2016-05-04 20:53:55 +03:00
|
|
|
/* only touch guest RAM if we're not resetting the HC */
|
|
|
|
if (xhci->dcbaap_low || xhci->dcbaap_high) {
|
|
|
|
xhci_set_ep_state(xhci, epctx, NULL, EP_DISABLED);
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2013-08-21 19:03:08 +04:00
|
|
|
timer_free(epctx->kick_timer);
|
2011-02-27 23:09:09 +03:00
|
|
|
g_free(epctx);
|
|
|
|
slot->eps[epid-1] = NULL;
|
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
static TRBCCode xhci_stop_ep(XHCIState *xhci, unsigned int slotid,
|
|
|
|
unsigned int epid)
|
|
|
|
{
|
|
|
|
XHCISlot *slot;
|
|
|
|
XHCIEPContext *epctx;
|
|
|
|
|
2012-05-11 16:26:15 +04:00
|
|
|
trace_usb_xhci_ep_stop(slotid, epid);
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
if (epid < 1 || epid > 31) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: bad ep %d\n", epid);
|
2011-02-27 23:09:09 +03:00
|
|
|
return CC_TRB_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
slot = &xhci->slots[slotid-1];
|
|
|
|
|
|
|
|
if (!slot->eps[epid-1]) {
|
|
|
|
DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
|
|
|
|
return CC_EP_NOT_ENABLED_ERROR;
|
|
|
|
}
|
|
|
|
|
2013-10-08 23:58:11 +04:00
|
|
|
if (xhci_ep_nuke_xfers(xhci, slotid, epid, CC_STOPPED) > 0) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: FIXME: endpoint stopped w/ xfers running, "
|
2011-02-27 23:09:09 +03:00
|
|
|
"data might be lost\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
epctx = slot->eps[epid-1];
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
xhci_set_ep_state(xhci, epctx, NULL, EP_STOPPED);
|
|
|
|
|
|
|
|
if (epctx->nr_pstreams) {
|
|
|
|
xhci_reset_streams(epctx);
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
static TRBCCode xhci_reset_ep(XHCIState *xhci, unsigned int slotid,
|
|
|
|
unsigned int epid)
|
|
|
|
{
|
|
|
|
XHCISlot *slot;
|
|
|
|
XHCIEPContext *epctx;
|
|
|
|
|
2012-05-11 16:26:15 +04:00
|
|
|
trace_usb_xhci_ep_reset(slotid, epid);
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
if (epid < 1 || epid > 31) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: bad ep %d\n", epid);
|
2011-02-27 23:09:09 +03:00
|
|
|
return CC_TRB_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
slot = &xhci->slots[slotid-1];
|
|
|
|
|
|
|
|
if (!slot->eps[epid-1]) {
|
|
|
|
DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
|
|
|
|
return CC_EP_NOT_ENABLED_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
epctx = slot->eps[epid-1];
|
|
|
|
|
|
|
|
if (epctx->state != EP_HALTED) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: reset EP while EP %d not halted (%d)\n",
|
2011-02-27 23:09:09 +03:00
|
|
|
epid, epctx->state);
|
|
|
|
return CC_CONTEXT_STATE_ERROR;
|
|
|
|
}
|
|
|
|
|
2013-10-08 23:58:11 +04:00
|
|
|
if (xhci_ep_nuke_xfers(xhci, slotid, epid, 0) > 0) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: FIXME: endpoint reset w/ xfers running, "
|
2011-02-27 23:09:09 +03:00
|
|
|
"data might be lost\n");
|
|
|
|
}
|
|
|
|
|
2013-07-31 12:54:11 +04:00
|
|
|
if (!xhci->slots[slotid-1].uport ||
|
2013-11-19 17:36:59 +04:00
|
|
|
!xhci->slots[slotid-1].uport->dev ||
|
|
|
|
!xhci->slots[slotid-1].uport->dev->attached) {
|
2011-02-27 23:09:09 +03:00
|
|
|
return CC_USB_TRANSACTION_ERROR;
|
|
|
|
}
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
xhci_set_ep_state(xhci, epctx, NULL, EP_STOPPED);
|
|
|
|
|
|
|
|
if (epctx->nr_pstreams) {
|
|
|
|
xhci_reset_streams(epctx);
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
static TRBCCode xhci_set_ep_dequeue(XHCIState *xhci, unsigned int slotid,
|
2013-01-25 20:23:44 +04:00
|
|
|
unsigned int epid, unsigned int streamid,
|
|
|
|
uint64_t pdequeue)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
|
|
|
XHCISlot *slot;
|
|
|
|
XHCIEPContext *epctx;
|
2013-01-25 20:23:44 +04:00
|
|
|
XHCIStreamContext *sctx;
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t dequeue;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
if (epid < 1 || epid > 31) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: bad ep %d\n", epid);
|
2011-02-27 23:09:09 +03:00
|
|
|
return CC_TRB_ERROR;
|
|
|
|
}
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
trace_usb_xhci_ep_set_dequeue(slotid, epid, streamid, pdequeue);
|
2011-02-27 23:09:09 +03:00
|
|
|
dequeue = xhci_mask64(pdequeue);
|
|
|
|
|
|
|
|
slot = &xhci->slots[slotid-1];
|
|
|
|
|
|
|
|
if (!slot->eps[epid-1]) {
|
|
|
|
DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
|
|
|
|
return CC_EP_NOT_ENABLED_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
epctx = slot->eps[epid-1];
|
|
|
|
|
|
|
|
if (epctx->state != EP_STOPPED) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: set EP dequeue pointer while EP %d not stopped\n", epid);
|
2011-02-27 23:09:09 +03:00
|
|
|
return CC_CONTEXT_STATE_ERROR;
|
|
|
|
}
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
if (epctx->nr_pstreams) {
|
|
|
|
uint32_t err;
|
|
|
|
sctx = xhci_find_stream(epctx, streamid, &err);
|
|
|
|
if (sctx == NULL) {
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
xhci_ring_init(xhci, &sctx->ring, dequeue & ~0xf);
|
|
|
|
sctx->ring.ccs = dequeue & 1;
|
|
|
|
} else {
|
|
|
|
sctx = NULL;
|
|
|
|
xhci_ring_init(xhci, &epctx->ring, dequeue & ~0xF);
|
|
|
|
epctx->ring.ccs = dequeue & 1;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
xhci_set_ep_state(xhci, epctx, sctx, EP_STOPPED);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2012-10-24 20:14:10 +04:00
|
|
|
static int xhci_xfer_create_sgl(XHCITransfer *xfer, int in_xfer)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2016-09-27 11:32:49 +03:00
|
|
|
XHCIState *xhci = xfer->epctx->xhci;
|
2012-08-17 13:04:36 +04:00
|
|
|
int i;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-10-24 20:14:10 +04:00
|
|
|
xfer->int_req = false;
|
2013-06-30 15:38:41 +04:00
|
|
|
pci_dma_sglist_init(&xfer->sgl, PCI_DEVICE(xhci), xfer->trb_count);
|
2011-02-27 23:09:09 +03:00
|
|
|
for (i = 0; i < xfer->trb_count; i++) {
|
|
|
|
XHCITRB *trb = &xfer->trbs[i];
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t addr;
|
2011-02-27 23:09:09 +03:00
|
|
|
unsigned int chunk = 0;
|
|
|
|
|
2012-10-24 20:14:10 +04:00
|
|
|
if (trb->control & TRB_TR_IOC) {
|
|
|
|
xfer->int_req = true;
|
|
|
|
}
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
switch (TRB_TYPE(*trb)) {
|
|
|
|
case TR_DATA:
|
|
|
|
if ((!(trb->control & TRB_TR_DIR)) != (!in_xfer)) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: data direction mismatch for TR_DATA\n");
|
2012-08-17 13:04:36 +04:00
|
|
|
goto err;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
/* fallthrough */
|
|
|
|
case TR_NORMAL:
|
|
|
|
case TR_ISOCH:
|
|
|
|
addr = xhci_mask64(trb->parameter);
|
2012-08-17 13:04:36 +04:00
|
|
|
chunk = trb->status & 0x1ffff;
|
|
|
|
if (trb->control & TRB_TR_IDT) {
|
|
|
|
if (chunk > 8 || in_xfer) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: invalid immediate data TRB\n");
|
2012-08-17 13:04:36 +04:00
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
qemu_sglist_add(&xfer->sgl, trb->addr, chunk);
|
|
|
|
} else {
|
|
|
|
qemu_sglist_add(&xfer->sgl, addr, chunk);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err:
|
|
|
|
qemu_sglist_destroy(&xfer->sgl);
|
|
|
|
xhci_die(xhci);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_xfer_unmap(XHCITransfer *xfer)
|
|
|
|
{
|
|
|
|
usb_packet_unmap(&xfer->packet, &xfer->sgl);
|
|
|
|
qemu_sglist_destroy(&xfer->sgl);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_xfer_report(XHCITransfer *xfer)
|
|
|
|
{
|
|
|
|
uint32_t edtla = 0;
|
|
|
|
unsigned int left;
|
|
|
|
bool reported = 0;
|
|
|
|
bool shortpkt = 0;
|
|
|
|
XHCIEvent event = {ER_TRANSFER, CC_SUCCESS};
|
2016-09-27 11:32:49 +03:00
|
|
|
XHCIState *xhci = xfer->epctx->xhci;
|
2012-08-17 13:04:36 +04:00
|
|
|
int i;
|
|
|
|
|
2012-11-01 20:15:05 +04:00
|
|
|
left = xfer->packet.actual_length;
|
2012-08-17 13:04:36 +04:00
|
|
|
|
|
|
|
for (i = 0; i < xfer->trb_count; i++) {
|
|
|
|
XHCITRB *trb = &xfer->trbs[i];
|
|
|
|
unsigned int chunk = 0;
|
|
|
|
|
|
|
|
switch (TRB_TYPE(*trb)) {
|
2016-08-23 14:39:49 +03:00
|
|
|
case TR_SETUP:
|
|
|
|
chunk = trb->status & 0x1ffff;
|
|
|
|
if (chunk > 8) {
|
|
|
|
chunk = 8;
|
|
|
|
}
|
|
|
|
break;
|
2012-08-17 13:04:36 +04:00
|
|
|
case TR_DATA:
|
|
|
|
case TR_NORMAL:
|
|
|
|
case TR_ISOCH:
|
2011-02-27 23:09:09 +03:00
|
|
|
chunk = trb->status & 0x1ffff;
|
|
|
|
if (chunk > left) {
|
|
|
|
chunk = left;
|
2012-08-17 13:04:36 +04:00
|
|
|
if (xfer->status == CC_SUCCESS) {
|
|
|
|
shortpkt = 1;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
left -= chunk;
|
|
|
|
edtla += chunk;
|
|
|
|
break;
|
|
|
|
case TR_STATUS:
|
|
|
|
reported = 0;
|
|
|
|
shortpkt = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2015-04-28 10:19:35 +03:00
|
|
|
if (!reported && ((trb->control & TRB_TR_IOC) ||
|
|
|
|
(shortpkt && (trb->control & TRB_TR_ISP)) ||
|
|
|
|
(xfer->status != CC_SUCCESS && left == 0))) {
|
2016-09-27 11:32:51 +03:00
|
|
|
event.slotid = xfer->epctx->slotid;
|
|
|
|
event.epid = xfer->epctx->epid;
|
2011-02-27 23:09:09 +03:00
|
|
|
event.length = (trb->status & 0x1ffff) - chunk;
|
|
|
|
event.flags = 0;
|
|
|
|
event.ptr = trb->addr;
|
|
|
|
if (xfer->status == CC_SUCCESS) {
|
|
|
|
event.ccode = shortpkt ? CC_SHORT_PACKET : CC_SUCCESS;
|
|
|
|
} else {
|
|
|
|
event.ccode = xfer->status;
|
|
|
|
}
|
|
|
|
if (TRB_TYPE(*trb) == TR_EVDATA) {
|
|
|
|
event.ptr = trb->parameter;
|
|
|
|
event.flags |= TRB_EV_ED;
|
|
|
|
event.length = edtla & 0xffffff;
|
|
|
|
DPRINTF("xhci_xfer_data: EDTLA=%d\n", event.length);
|
|
|
|
edtla = 0;
|
|
|
|
}
|
2012-08-31 17:30:51 +04:00
|
|
|
xhci_event(xhci, &event, TRB_INTR(*trb));
|
2011-02-27 23:09:09 +03:00
|
|
|
reported = 1;
|
2012-08-17 13:04:36 +04:00
|
|
|
if (xfer->status != CC_SUCCESS) {
|
|
|
|
return;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2015-04-28 10:31:44 +03:00
|
|
|
|
|
|
|
switch (TRB_TYPE(*trb)) {
|
|
|
|
case TR_SETUP:
|
|
|
|
reported = 0;
|
|
|
|
shortpkt = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_stall_ep(XHCITransfer *xfer)
|
|
|
|
{
|
2016-09-27 11:32:49 +03:00
|
|
|
XHCIEPContext *epctx = xfer->epctx;
|
|
|
|
XHCIState *xhci = epctx->xhci;
|
2013-01-25 20:23:44 +04:00
|
|
|
uint32_t err;
|
|
|
|
XHCIStreamContext *sctx;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2019-01-28 23:05:07 +03:00
|
|
|
if (epctx->type == ET_ISO_IN || epctx->type == ET_ISO_OUT) {
|
|
|
|
/* never halt isoch endpoints, 4.10.2 */
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
if (epctx->nr_pstreams) {
|
|
|
|
sctx = xhci_find_stream(epctx, xfer->streamid, &err);
|
|
|
|
if (sctx == NULL) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
sctx->ring.dequeue = xfer->trbs[0].addr;
|
|
|
|
sctx->ring.ccs = xfer->trbs[0].ccs;
|
|
|
|
xhci_set_ep_state(xhci, epctx, sctx, EP_HALTED);
|
|
|
|
} else {
|
|
|
|
epctx->ring.dequeue = xfer->trbs[0].addr;
|
|
|
|
epctx->ring.ccs = xfer->trbs[0].ccs;
|
|
|
|
xhci_set_ep_state(xhci, epctx, NULL, EP_HALTED);
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-08-24 16:21:39 +04:00
|
|
|
static int xhci_setup_packet(XHCITransfer *xfer)
|
|
|
|
{
|
2012-01-12 16:23:01 +04:00
|
|
|
USBEndpoint *ep;
|
|
|
|
int dir;
|
|
|
|
|
|
|
|
dir = xfer->in_xfer ? USB_TOKEN_IN : USB_TOKEN_OUT;
|
2012-08-24 16:21:39 +04:00
|
|
|
|
|
|
|
if (xfer->packet.ep) {
|
|
|
|
ep = xfer->packet.ep;
|
|
|
|
} else {
|
2016-09-27 11:32:52 +03:00
|
|
|
ep = xhci_epid_to_usbep(xfer->epctx);
|
2013-09-17 23:44:50 +04:00
|
|
|
if (!ep) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: slot %d has no device\n",
|
2017-05-11 15:53:13 +03:00
|
|
|
xfer->epctx->slotid);
|
2012-08-24 16:21:39 +04:00
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-24 20:14:10 +04:00
|
|
|
xhci_xfer_create_sgl(xfer, dir == USB_TOKEN_IN); /* Also sets int_req */
|
2013-01-25 20:23:44 +04:00
|
|
|
usb_packet_setup(&xfer->packet, dir, ep, xfer->streamid,
|
2013-01-29 15:44:35 +04:00
|
|
|
xfer->trbs[0].addr, false, xfer->int_req);
|
2012-10-24 20:14:10 +04:00
|
|
|
usb_packet_map(&xfer->packet, &xfer->sgl);
|
2011-02-27 23:09:09 +03:00
|
|
|
DPRINTF("xhci: setup packet pid 0x%x addr %d ep %d\n",
|
2013-09-17 23:44:50 +04:00
|
|
|
xfer->packet.pid, ep->dev->addr, ep->nr);
|
2011-02-27 23:09:09 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-01-30 18:36:45 +03:00
|
|
|
static int xhci_try_complete_packet(XHCITransfer *xfer)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
usb: split packet result into actual_length + status
Since with the ehci and xhci controllers a single packet can be larger
then maxpacketsize, it is possible for the result of a single packet
to be both having transferred some data as well as the transfer to have
an error.
An example would be an input transfer from a bulk endpoint successfully
receiving 1 or more maxpacketsize packets from the device, followed
by a packet signalling halt.
While already touching all the devices and controllers handle_packet /
handle_data / handle_control code, also change the return type of
these functions to void, solely storing the status in the packet. To
make the code paths for regular versus async packet handling more
uniform.
This patch unfortunately is somewhat invasive, since makeing the qemu
usb core deal with this requires changes everywhere. This patch only
prepares the usb core for this, all the hcd / device changes are done
in such a way that there are no functional changes.
This patch has been tested with uhci and ehci hcds, together with usb-audio,
usb-hid and usb-storage devices, as well as with usb-redir redirection
with a wide variety of real devices.
Note that there is usually no need to directly set packet->actual_length
form devices handle_data callback, as that is done by usb_packet_copy()
Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
2012-11-01 20:15:01 +04:00
|
|
|
if (xfer->packet.status == USB_RET_ASYNC) {
|
2012-05-11 16:27:08 +04:00
|
|
|
trace_usb_xhci_xfer_async(xfer);
|
2012-01-20 16:29:16 +04:00
|
|
|
xfer->running_async = 1;
|
|
|
|
xfer->running_retry = 0;
|
|
|
|
xfer->complete = 0;
|
|
|
|
return 0;
|
usb: split packet result into actual_length + status
Since with the ehci and xhci controllers a single packet can be larger
then maxpacketsize, it is possible for the result of a single packet
to be both having transferred some data as well as the transfer to have
an error.
An example would be an input transfer from a bulk endpoint successfully
receiving 1 or more maxpacketsize packets from the device, followed
by a packet signalling halt.
While already touching all the devices and controllers handle_packet /
handle_data / handle_control code, also change the return type of
these functions to void, solely storing the status in the packet. To
make the code paths for regular versus async packet handling more
uniform.
This patch unfortunately is somewhat invasive, since makeing the qemu
usb core deal with this requires changes everywhere. This patch only
prepares the usb core for this, all the hcd / device changes are done
in such a way that there are no functional changes.
This patch has been tested with uhci and ehci hcds, together with usb-audio,
usb-hid and usb-storage devices, as well as with usb-redir redirection
with a wide variety of real devices.
Note that there is usually no need to directly set packet->actual_length
form devices handle_data callback, as that is done by usb_packet_copy()
Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
2012-11-01 20:15:01 +04:00
|
|
|
} else if (xfer->packet.status == USB_RET_NAK) {
|
2012-05-11 16:27:08 +04:00
|
|
|
trace_usb_xhci_xfer_nak(xfer);
|
2012-01-20 16:29:16 +04:00
|
|
|
xfer->running_async = 0;
|
|
|
|
xfer->running_retry = 1;
|
2011-02-27 23:09:09 +03:00
|
|
|
xfer->complete = 0;
|
|
|
|
return 0;
|
|
|
|
} else {
|
2012-01-20 16:29:16 +04:00
|
|
|
xfer->running_async = 0;
|
|
|
|
xfer->running_retry = 0;
|
2011-02-27 23:09:09 +03:00
|
|
|
xfer->complete = 1;
|
2012-08-17 13:04:36 +04:00
|
|
|
xhci_xfer_unmap(xfer);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
usb: split packet result into actual_length + status
Since with the ehci and xhci controllers a single packet can be larger
then maxpacketsize, it is possible for the result of a single packet
to be both having transferred some data as well as the transfer to have
an error.
An example would be an input transfer from a bulk endpoint successfully
receiving 1 or more maxpacketsize packets from the device, followed
by a packet signalling halt.
While already touching all the devices and controllers handle_packet /
handle_data / handle_control code, also change the return type of
these functions to void, solely storing the status in the packet. To
make the code paths for regular versus async packet handling more
uniform.
This patch unfortunately is somewhat invasive, since makeing the qemu
usb core deal with this requires changes everywhere. This patch only
prepares the usb core for this, all the hcd / device changes are done
in such a way that there are no functional changes.
This patch has been tested with uhci and ehci hcds, together with usb-audio,
usb-hid and usb-storage devices, as well as with usb-redir redirection
with a wide variety of real devices.
Note that there is usually no need to directly set packet->actual_length
form devices handle_data callback, as that is done by usb_packet_copy()
Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
2012-11-01 20:15:01 +04:00
|
|
|
if (xfer->packet.status == USB_RET_SUCCESS) {
|
|
|
|
trace_usb_xhci_xfer_success(xfer, xfer->packet.actual_length);
|
2012-08-17 13:04:36 +04:00
|
|
|
xfer->status = CC_SUCCESS;
|
|
|
|
xhci_xfer_report(xfer);
|
2011-02-27 23:09:09 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* error */
|
usb: split packet result into actual_length + status
Since with the ehci and xhci controllers a single packet can be larger
then maxpacketsize, it is possible for the result of a single packet
to be both having transferred some data as well as the transfer to have
an error.
An example would be an input transfer from a bulk endpoint successfully
receiving 1 or more maxpacketsize packets from the device, followed
by a packet signalling halt.
While already touching all the devices and controllers handle_packet /
handle_data / handle_control code, also change the return type of
these functions to void, solely storing the status in the packet. To
make the code paths for regular versus async packet handling more
uniform.
This patch unfortunately is somewhat invasive, since makeing the qemu
usb core deal with this requires changes everywhere. This patch only
prepares the usb core for this, all the hcd / device changes are done
in such a way that there are no functional changes.
This patch has been tested with uhci and ehci hcds, together with usb-audio,
usb-hid and usb-storage devices, as well as with usb-redir redirection
with a wide variety of real devices.
Note that there is usually no need to directly set packet->actual_length
form devices handle_data callback, as that is done by usb_packet_copy()
Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
2012-11-01 20:15:01 +04:00
|
|
|
trace_usb_xhci_xfer_error(xfer, xfer->packet.status);
|
|
|
|
switch (xfer->packet.status) {
|
2011-02-27 23:09:09 +03:00
|
|
|
case USB_RET_NODEV:
|
2013-07-25 15:12:35 +04:00
|
|
|
case USB_RET_IOERROR:
|
2011-02-27 23:09:09 +03:00
|
|
|
xfer->status = CC_USB_TRANSACTION_ERROR;
|
2012-08-17 13:04:36 +04:00
|
|
|
xhci_xfer_report(xfer);
|
2011-02-27 23:09:09 +03:00
|
|
|
xhci_stall_ep(xfer);
|
|
|
|
break;
|
|
|
|
case USB_RET_STALL:
|
|
|
|
xfer->status = CC_STALL_ERROR;
|
2012-08-17 13:04:36 +04:00
|
|
|
xhci_xfer_report(xfer);
|
2011-02-27 23:09:09 +03:00
|
|
|
xhci_stall_ep(xfer);
|
|
|
|
break;
|
2013-05-06 14:33:56 +04:00
|
|
|
case USB_RET_BABBLE:
|
|
|
|
xfer->status = CC_BABBLE_DETECTED;
|
|
|
|
xhci_xfer_report(xfer);
|
|
|
|
xhci_stall_ep(xfer);
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
default:
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("%s: FIXME: status = %d\n", __func__,
|
usb: split packet result into actual_length + status
Since with the ehci and xhci controllers a single packet can be larger
then maxpacketsize, it is possible for the result of a single packet
to be both having transferred some data as well as the transfer to have
an error.
An example would be an input transfer from a bulk endpoint successfully
receiving 1 or more maxpacketsize packets from the device, followed
by a packet signalling halt.
While already touching all the devices and controllers handle_packet /
handle_data / handle_control code, also change the return type of
these functions to void, solely storing the status in the packet. To
make the code paths for regular versus async packet handling more
uniform.
This patch unfortunately is somewhat invasive, since makeing the qemu
usb core deal with this requires changes everywhere. This patch only
prepares the usb core for this, all the hcd / device changes are done
in such a way that there are no functional changes.
This patch has been tested with uhci and ehci hcds, together with usb-audio,
usb-hid and usb-storage devices, as well as with usb-redir redirection
with a wide variety of real devices.
Note that there is usually no need to directly set packet->actual_length
form devices handle_data callback, as that is done by usb_packet_copy()
Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
2012-11-01 20:15:01 +04:00
|
|
|
xfer->packet.status);
|
2013-01-25 20:23:44 +04:00
|
|
|
FIXME("unhandled USB_RET_*");
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int xhci_fire_ctl_transfer(XHCIState *xhci, XHCITransfer *xfer)
|
|
|
|
{
|
|
|
|
XHCITRB *trb_setup, *trb_status;
|
2012-03-01 18:51:51 +04:00
|
|
|
uint8_t bmRequestType;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
trb_setup = &xfer->trbs[0];
|
|
|
|
trb_status = &xfer->trbs[xfer->trb_count-1];
|
|
|
|
|
2016-09-27 11:32:51 +03:00
|
|
|
trace_usb_xhci_xfer_start(xfer, xfer->epctx->slotid,
|
|
|
|
xfer->epctx->epid, xfer->streamid);
|
2012-05-11 16:27:08 +04:00
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
/* at most one Event Data TRB allowed after STATUS */
|
|
|
|
if (TRB_TYPE(*trb_status) == TR_EVDATA && xfer->trb_count > 2) {
|
|
|
|
trb_status--;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* do some sanity checks */
|
|
|
|
if (TRB_TYPE(*trb_setup) != TR_SETUP) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: ep0 first TD not SETUP: %d\n",
|
2011-02-27 23:09:09 +03:00
|
|
|
TRB_TYPE(*trb_setup));
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
if (TRB_TYPE(*trb_status) != TR_STATUS) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: ep0 last TD not STATUS: %d\n",
|
2011-02-27 23:09:09 +03:00
|
|
|
TRB_TYPE(*trb_status));
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
if (!(trb_setup->control & TRB_TR_IDT)) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: Setup TRB doesn't have IDT set\n");
|
2011-02-27 23:09:09 +03:00
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
if ((trb_setup->status & 0x1ffff) != 8) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: Setup TRB has bad length (%d)\n",
|
2011-02-27 23:09:09 +03:00
|
|
|
(trb_setup->status & 0x1ffff));
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
bmRequestType = trb_setup->parameter;
|
|
|
|
|
|
|
|
xfer->in_xfer = bmRequestType & USB_DIR_IN;
|
|
|
|
xfer->iso_xfer = false;
|
2013-08-28 13:38:44 +04:00
|
|
|
xfer->timed_xfer = false;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-08-24 16:21:39 +04:00
|
|
|
if (xhci_setup_packet(xfer) < 0) {
|
|
|
|
return -1;
|
|
|
|
}
|
2012-03-01 18:51:51 +04:00
|
|
|
xfer->packet.parameter = trb_setup->parameter;
|
|
|
|
|
usb: split packet result into actual_length + status
Since with the ehci and xhci controllers a single packet can be larger
then maxpacketsize, it is possible for the result of a single packet
to be both having transferred some data as well as the transfer to have
an error.
An example would be an input transfer from a bulk endpoint successfully
receiving 1 or more maxpacketsize packets from the device, followed
by a packet signalling halt.
While already touching all the devices and controllers handle_packet /
handle_data / handle_control code, also change the return type of
these functions to void, solely storing the status in the packet. To
make the code paths for regular versus async packet handling more
uniform.
This patch unfortunately is somewhat invasive, since makeing the qemu
usb core deal with this requires changes everywhere. This patch only
prepares the usb core for this, all the hcd / device changes are done
in such a way that there are no functional changes.
This patch has been tested with uhci and ehci hcds, together with usb-audio,
usb-hid and usb-storage devices, as well as with usb-redir redirection
with a wide variety of real devices.
Note that there is usually no need to directly set packet->actual_length
form devices handle_data callback, as that is done by usb_packet_copy()
Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
2012-11-01 20:15:01 +04:00
|
|
|
usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
|
2017-01-30 18:36:45 +03:00
|
|
|
xhci_try_complete_packet(xfer);
|
2011-02-27 23:09:09 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-08-28 13:38:44 +04:00
|
|
|
static void xhci_calc_intr_kick(XHCIState *xhci, XHCITransfer *xfer,
|
|
|
|
XHCIEPContext *epctx, uint64_t mfindex)
|
|
|
|
{
|
|
|
|
uint64_t asap = ((mfindex + epctx->interval - 1) &
|
|
|
|
~(epctx->interval-1));
|
|
|
|
uint64_t kick = epctx->mfindex_last + epctx->interval;
|
|
|
|
|
|
|
|
assert(epctx->interval != 0);
|
|
|
|
xfer->mfindex_kick = MAX(asap, kick);
|
|
|
|
}
|
|
|
|
|
2012-08-24 16:13:08 +04:00
|
|
|
static void xhci_calc_iso_kick(XHCIState *xhci, XHCITransfer *xfer,
|
|
|
|
XHCIEPContext *epctx, uint64_t mfindex)
|
|
|
|
{
|
|
|
|
if (xfer->trbs[0].control & TRB_TR_SIA) {
|
|
|
|
uint64_t asap = ((mfindex + epctx->interval - 1) &
|
|
|
|
~(epctx->interval-1));
|
|
|
|
if (asap >= epctx->mfindex_last &&
|
|
|
|
asap <= epctx->mfindex_last + epctx->interval * 4) {
|
|
|
|
xfer->mfindex_kick = epctx->mfindex_last + epctx->interval;
|
|
|
|
} else {
|
|
|
|
xfer->mfindex_kick = asap;
|
|
|
|
}
|
|
|
|
} else {
|
2014-02-06 15:03:59 +04:00
|
|
|
xfer->mfindex_kick = ((xfer->trbs[0].control >> TRB_TR_FRAMEID_SHIFT)
|
|
|
|
& TRB_TR_FRAMEID_MASK) << 3;
|
2012-08-24 16:13:08 +04:00
|
|
|
xfer->mfindex_kick |= mfindex & ~0x3fff;
|
2014-02-06 15:06:55 +04:00
|
|
|
if (xfer->mfindex_kick + 0x100 < mfindex) {
|
2012-08-24 16:13:08 +04:00
|
|
|
xfer->mfindex_kick += 0x4000;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-08-28 13:38:44 +04:00
|
|
|
static void xhci_check_intr_iso_kick(XHCIState *xhci, XHCITransfer *xfer,
|
|
|
|
XHCIEPContext *epctx, uint64_t mfindex)
|
2012-08-24 16:13:08 +04:00
|
|
|
{
|
|
|
|
if (xfer->mfindex_kick > mfindex) {
|
2013-08-21 19:03:08 +04:00
|
|
|
timer_mod(epctx->kick_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
|
2012-08-24 16:13:08 +04:00
|
|
|
(xfer->mfindex_kick - mfindex) * 125000);
|
|
|
|
xfer->running_retry = 1;
|
|
|
|
} else {
|
|
|
|
epctx->mfindex_last = xfer->mfindex_kick;
|
2013-08-21 19:03:08 +04:00
|
|
|
timer_del(epctx->kick_timer);
|
2012-08-24 16:13:08 +04:00
|
|
|
xfer->running_retry = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
static int xhci_submit(XHCIState *xhci, XHCITransfer *xfer, XHCIEPContext *epctx)
|
|
|
|
{
|
2012-08-24 16:13:08 +04:00
|
|
|
uint64_t mfindex;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2017-05-11 15:53:13 +03:00
|
|
|
DPRINTF("xhci_submit(slotid=%d,epid=%d)\n", epctx->slotid, epctx->epid);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
xfer->in_xfer = epctx->type>>2;
|
|
|
|
|
|
|
|
switch(epctx->type) {
|
|
|
|
case ET_INTR_OUT:
|
|
|
|
case ET_INTR_IN:
|
2013-08-28 13:38:44 +04:00
|
|
|
xfer->pkts = 0;
|
|
|
|
xfer->iso_xfer = false;
|
|
|
|
xfer->timed_xfer = true;
|
|
|
|
mfindex = xhci_mfindex_get(xhci);
|
|
|
|
xhci_calc_intr_kick(xhci, xfer, epctx, mfindex);
|
|
|
|
xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
|
|
|
|
if (xfer->running_retry) {
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case ET_BULK_OUT:
|
|
|
|
case ET_BULK_IN:
|
2012-08-24 16:13:08 +04:00
|
|
|
xfer->pkts = 0;
|
|
|
|
xfer->iso_xfer = false;
|
2013-08-28 13:38:44 +04:00
|
|
|
xfer->timed_xfer = false;
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
|
|
|
case ET_ISO_OUT:
|
|
|
|
case ET_ISO_IN:
|
2012-08-24 16:13:08 +04:00
|
|
|
xfer->pkts = 1;
|
|
|
|
xfer->iso_xfer = true;
|
2013-08-28 13:38:44 +04:00
|
|
|
xfer->timed_xfer = true;
|
2012-08-24 16:13:08 +04:00
|
|
|
mfindex = xhci_mfindex_get(xhci);
|
|
|
|
xhci_calc_iso_kick(xhci, xfer, epctx, mfindex);
|
2013-08-28 13:38:44 +04:00
|
|
|
xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
|
2012-08-24 16:13:08 +04:00
|
|
|
if (xfer->running_retry) {
|
|
|
|
return -1;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
|
|
|
default:
|
2014-02-06 16:06:38 +04:00
|
|
|
trace_usb_xhci_unimplemented("endpoint type", epctx->type);
|
2011-02-27 23:09:09 +03:00
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2012-08-24 16:21:39 +04:00
|
|
|
if (xhci_setup_packet(xfer) < 0) {
|
|
|
|
return -1;
|
|
|
|
}
|
usb: split packet result into actual_length + status
Since with the ehci and xhci controllers a single packet can be larger
then maxpacketsize, it is possible for the result of a single packet
to be both having transferred some data as well as the transfer to have
an error.
An example would be an input transfer from a bulk endpoint successfully
receiving 1 or more maxpacketsize packets from the device, followed
by a packet signalling halt.
While already touching all the devices and controllers handle_packet /
handle_data / handle_control code, also change the return type of
these functions to void, solely storing the status in the packet. To
make the code paths for regular versus async packet handling more
uniform.
This patch unfortunately is somewhat invasive, since makeing the qemu
usb core deal with this requires changes everywhere. This patch only
prepares the usb core for this, all the hcd / device changes are done
in such a way that there are no functional changes.
This patch has been tested with uhci and ehci hcds, together with usb-audio,
usb-hid and usb-storage devices, as well as with usb-redir redirection
with a wide variety of real devices.
Note that there is usually no need to directly set packet->actual_length
form devices handle_data callback, as that is done by usb_packet_copy()
Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
2012-11-01 20:15:01 +04:00
|
|
|
usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
|
2017-01-30 18:36:45 +03:00
|
|
|
xhci_try_complete_packet(xfer);
|
2011-02-27 23:09:09 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int xhci_fire_transfer(XHCIState *xhci, XHCITransfer *xfer, XHCIEPContext *epctx)
|
|
|
|
{
|
2016-09-27 11:32:51 +03:00
|
|
|
trace_usb_xhci_xfer_start(xfer, xfer->epctx->slotid,
|
|
|
|
xfer->epctx->epid, xfer->streamid);
|
2012-08-17 16:05:21 +04:00
|
|
|
return xhci_submit(xhci, xfer, epctx);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
static void xhci_kick_ep(XHCIState *xhci, unsigned int slotid,
|
|
|
|
unsigned int epid, unsigned int streamid)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
|
|
|
XHCIEPContext *epctx;
|
|
|
|
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
assert(epid >= 1 && epid <= 31);
|
|
|
|
|
|
|
|
if (!xhci->slots[slotid-1].enabled) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: xhci_kick_ep for disabled slot %d\n", slotid);
|
2011-02-27 23:09:09 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
epctx = xhci->slots[slotid-1].eps[epid-1];
|
|
|
|
if (!epctx) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: xhci_kick_ep for disabled endpoint %d,%d\n",
|
2011-02-27 23:09:09 +03:00
|
|
|
epid, slotid);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2017-02-02 14:36:12 +03:00
|
|
|
if (epctx->kick_active) {
|
|
|
|
return;
|
|
|
|
}
|
2016-09-27 11:32:50 +03:00
|
|
|
xhci_kick_epctx(epctx, streamid);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_kick_epctx(XHCIEPContext *epctx, unsigned int streamid)
|
|
|
|
{
|
|
|
|
XHCIState *xhci = epctx->xhci;
|
2017-03-31 13:25:21 +03:00
|
|
|
XHCIStreamContext *stctx = NULL;
|
2016-09-27 11:32:50 +03:00
|
|
|
XHCITransfer *xfer;
|
|
|
|
XHCIRing *ring;
|
|
|
|
USBEndpoint *ep = NULL;
|
|
|
|
uint64_t mfindex;
|
2017-02-06 15:21:09 +03:00
|
|
|
unsigned int count = 0;
|
2016-09-27 11:32:50 +03:00
|
|
|
int length;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
trace_usb_xhci_ep_kick(epctx->slotid, epctx->epid, streamid);
|
2017-02-02 14:36:12 +03:00
|
|
|
assert(!epctx->kick_active);
|
2016-09-27 11:32:50 +03:00
|
|
|
|
2013-11-19 17:36:59 +04:00
|
|
|
/* If the device has been detached, but the guest has not noticed this
|
|
|
|
yet the 2 above checks will succeed, but we must NOT continue */
|
2016-09-27 11:32:50 +03:00
|
|
|
if (!xhci->slots[epctx->slotid - 1].uport ||
|
|
|
|
!xhci->slots[epctx->slotid - 1].uport->dev ||
|
|
|
|
!xhci->slots[epctx->slotid - 1].uport->dev->attached) {
|
2013-11-19 17:36:59 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2012-01-20 16:29:16 +04:00
|
|
|
if (epctx->retry) {
|
|
|
|
XHCITransfer *xfer = epctx->retry;
|
|
|
|
|
2012-05-11 16:27:08 +04:00
|
|
|
trace_usb_xhci_xfer_retry(xfer);
|
2012-01-20 16:29:16 +04:00
|
|
|
assert(xfer->running_retry);
|
2013-08-28 13:38:44 +04:00
|
|
|
if (xfer->timed_xfer) {
|
|
|
|
/* time to kick the transfer? */
|
2012-08-24 16:13:08 +04:00
|
|
|
mfindex = xhci_mfindex_get(xhci);
|
2013-08-28 13:38:44 +04:00
|
|
|
xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
|
2012-08-24 16:13:08 +04:00
|
|
|
if (xfer->running_retry) {
|
|
|
|
return;
|
|
|
|
}
|
2013-08-28 13:38:44 +04:00
|
|
|
xfer->timed_xfer = 0;
|
|
|
|
xfer->running_retry = 1;
|
|
|
|
}
|
|
|
|
if (xfer->iso_xfer) {
|
|
|
|
/* retry iso transfer */
|
2012-08-24 16:13:08 +04:00
|
|
|
if (xhci_setup_packet(xfer) < 0) {
|
|
|
|
return;
|
|
|
|
}
|
usb: split packet result into actual_length + status
Since with the ehci and xhci controllers a single packet can be larger
then maxpacketsize, it is possible for the result of a single packet
to be both having transferred some data as well as the transfer to have
an error.
An example would be an input transfer from a bulk endpoint successfully
receiving 1 or more maxpacketsize packets from the device, followed
by a packet signalling halt.
While already touching all the devices and controllers handle_packet /
handle_data / handle_control code, also change the return type of
these functions to void, solely storing the status in the packet. To
make the code paths for regular versus async packet handling more
uniform.
This patch unfortunately is somewhat invasive, since makeing the qemu
usb core deal with this requires changes everywhere. This patch only
prepares the usb core for this, all the hcd / device changes are done
in such a way that there are no functional changes.
This patch has been tested with uhci and ehci hcds, together with usb-audio,
usb-hid and usb-storage devices, as well as with usb-redir redirection
with a wide variety of real devices.
Note that there is usually no need to directly set packet->actual_length
form devices handle_data callback, as that is done by usb_packet_copy()
Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
2012-11-01 20:15:01 +04:00
|
|
|
usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
|
|
|
|
assert(xfer->packet.status != USB_RET_NAK);
|
2017-01-30 18:36:45 +03:00
|
|
|
xhci_try_complete_packet(xfer);
|
2012-08-24 16:13:08 +04:00
|
|
|
} else {
|
|
|
|
/* retry nak'ed transfer */
|
|
|
|
if (xhci_setup_packet(xfer) < 0) {
|
|
|
|
return;
|
|
|
|
}
|
usb: split packet result into actual_length + status
Since with the ehci and xhci controllers a single packet can be larger
then maxpacketsize, it is possible for the result of a single packet
to be both having transferred some data as well as the transfer to have
an error.
An example would be an input transfer from a bulk endpoint successfully
receiving 1 or more maxpacketsize packets from the device, followed
by a packet signalling halt.
While already touching all the devices and controllers handle_packet /
handle_data / handle_control code, also change the return type of
these functions to void, solely storing the status in the packet. To
make the code paths for regular versus async packet handling more
uniform.
This patch unfortunately is somewhat invasive, since makeing the qemu
usb core deal with this requires changes everywhere. This patch only
prepares the usb core for this, all the hcd / device changes are done
in such a way that there are no functional changes.
This patch has been tested with uhci and ehci hcds, together with usb-audio,
usb-hid and usb-storage devices, as well as with usb-redir redirection
with a wide variety of real devices.
Note that there is usually no need to directly set packet->actual_length
form devices handle_data callback, as that is done by usb_packet_copy()
Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
2012-11-01 20:15:01 +04:00
|
|
|
usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
|
|
|
|
if (xfer->packet.status == USB_RET_NAK) {
|
2012-08-24 16:13:08 +04:00
|
|
|
return;
|
|
|
|
}
|
2017-01-30 18:36:45 +03:00
|
|
|
xhci_try_complete_packet(xfer);
|
2012-01-20 16:29:16 +04:00
|
|
|
}
|
|
|
|
assert(!xfer->running_retry);
|
2017-01-30 18:36:44 +03:00
|
|
|
if (xfer->complete) {
|
2017-06-08 10:41:22 +03:00
|
|
|
/* update ring dequeue ptr */
|
|
|
|
xhci_set_ep_state(xhci, epctx, stctx, epctx->state);
|
2017-01-30 18:36:44 +03:00
|
|
|
xhci_ep_free_xfer(epctx->retry);
|
|
|
|
}
|
2012-01-20 16:29:16 +04:00
|
|
|
epctx->retry = NULL;
|
|
|
|
}
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
if (epctx->state == EP_HALTED) {
|
|
|
|
DPRINTF("xhci: ep halted, not running schedule\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2013-01-25 20:23:44 +04:00
|
|
|
|
|
|
|
if (epctx->nr_pstreams) {
|
|
|
|
uint32_t err;
|
|
|
|
stctx = xhci_find_stream(epctx, streamid, &err);
|
|
|
|
if (stctx == NULL) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
ring = &stctx->ring;
|
|
|
|
xhci_set_ep_state(xhci, epctx, stctx, EP_RUNNING);
|
|
|
|
} else {
|
|
|
|
ring = &epctx->ring;
|
|
|
|
streamid = 0;
|
|
|
|
xhci_set_ep_state(xhci, epctx, NULL, EP_RUNNING);
|
|
|
|
}
|
2013-04-05 15:03:08 +04:00
|
|
|
assert(ring->dequeue != 0);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2017-02-02 14:36:12 +03:00
|
|
|
epctx->kick_active++;
|
2011-02-27 23:09:09 +03:00
|
|
|
while (1) {
|
2013-01-25 20:23:44 +04:00
|
|
|
length = xhci_ring_chain_length(xhci, ring);
|
2016-09-27 11:32:48 +03:00
|
|
|
if (length <= 0) {
|
2019-01-28 23:05:09 +03:00
|
|
|
if (epctx->type == ET_ISO_OUT || epctx->type == ET_ISO_IN) {
|
|
|
|
/* 4.10.3.1 */
|
|
|
|
XHCIEvent ev = { ER_TRANSFER };
|
|
|
|
ev.ccode = epctx->type == ET_ISO_IN ?
|
|
|
|
CC_RING_OVERRUN : CC_RING_UNDERRUN;
|
|
|
|
ev.slotid = epctx->slotid;
|
|
|
|
ev.epid = epctx->epid;
|
|
|
|
ev.ptr = epctx->ring.dequeue;
|
|
|
|
xhci_event(xhci, &ev, xhci->slots[epctx->slotid-1].intr);
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
|
|
|
}
|
2016-09-27 11:32:48 +03:00
|
|
|
xfer = xhci_ep_alloc_xfer(epctx, length);
|
|
|
|
if (xfer == NULL) {
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < length; i++) {
|
2016-07-18 06:29:08 +03:00
|
|
|
TRBType type;
|
|
|
|
type = xhci_ring_fetch(xhci, ring, &xfer->trbs[i], NULL);
|
2018-07-02 19:27:52 +03:00
|
|
|
if (!type) {
|
|
|
|
xhci_die(xhci);
|
|
|
|
xhci_ep_free_xfer(xfer);
|
|
|
|
epctx->kick_active--;
|
|
|
|
return;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2013-01-25 20:23:44 +04:00
|
|
|
xfer->streamid = streamid;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2016-09-27 11:32:50 +03:00
|
|
|
if (epctx->epid == 1) {
|
2016-09-27 11:32:48 +03:00
|
|
|
xhci_fire_ctl_transfer(xhci, xfer);
|
2011-02-27 23:09:09 +03:00
|
|
|
} else {
|
2016-09-27 11:32:48 +03:00
|
|
|
xhci_fire_transfer(xhci, xfer, epctx);
|
|
|
|
}
|
|
|
|
if (xfer->complete) {
|
2017-06-08 10:41:22 +03:00
|
|
|
/* update ring dequeue ptr */
|
|
|
|
xhci_set_ep_state(xhci, epctx, stctx, epctx->state);
|
2016-09-27 11:32:48 +03:00
|
|
|
xhci_ep_free_xfer(xfer);
|
|
|
|
xfer = NULL;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-01-17 16:25:13 +04:00
|
|
|
if (epctx->state == EP_HALTED) {
|
|
|
|
break;
|
|
|
|
}
|
2016-09-27 11:32:48 +03:00
|
|
|
if (xfer != NULL && xfer->running_retry) {
|
2012-01-20 16:29:16 +04:00
|
|
|
DPRINTF("xhci: xfer nacked, stopping schedule\n");
|
|
|
|
epctx->retry = xfer;
|
|
|
|
break;
|
|
|
|
}
|
2017-02-06 15:21:09 +03:00
|
|
|
if (count++ > TRANSFER_LIMIT) {
|
|
|
|
trace_usb_xhci_enforced_limit("transfers");
|
|
|
|
break;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2017-02-02 14:36:12 +03:00
|
|
|
epctx->kick_active--;
|
2013-09-17 23:44:50 +04:00
|
|
|
|
2016-09-27 11:32:52 +03:00
|
|
|
ep = xhci_epid_to_usbep(epctx);
|
2012-10-24 20:14:07 +04:00
|
|
|
if (ep) {
|
|
|
|
usb_device_flush_ep_queue(ep->dev, ep);
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static TRBCCode xhci_enable_slot(XHCIState *xhci, unsigned int slotid)
|
|
|
|
{
|
2012-05-11 17:15:27 +04:00
|
|
|
trace_usb_xhci_slot_enable(slotid);
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
xhci->slots[slotid-1].enabled = 1;
|
2012-09-18 19:30:52 +04:00
|
|
|
xhci->slots[slotid-1].uport = NULL;
|
2011-02-27 23:09:09 +03:00
|
|
|
memset(xhci->slots[slotid-1].eps, 0, sizeof(XHCIEPContext*)*31);
|
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
static TRBCCode xhci_disable_slot(XHCIState *xhci, unsigned int slotid)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2012-05-11 17:15:27 +04:00
|
|
|
trace_usb_xhci_slot_disable(slotid);
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
for (i = 1; i <= 31; i++) {
|
|
|
|
if (xhci->slots[slotid-1].eps[i-1]) {
|
|
|
|
xhci_disable_ep(xhci, slotid, i);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
xhci->slots[slotid-1].enabled = 0;
|
2013-04-05 14:37:32 +04:00
|
|
|
xhci->slots[slotid-1].addressed = 0;
|
2013-08-28 13:47:09 +04:00
|
|
|
xhci->slots[slotid-1].uport = NULL;
|
2019-01-28 23:05:09 +03:00
|
|
|
xhci->slots[slotid-1].intr = 0;
|
2011-02-27 23:09:09 +03:00
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2012-09-18 19:30:52 +04:00
|
|
|
static USBPort *xhci_lookup_uport(XHCIState *xhci, uint32_t *slot_ctx)
|
|
|
|
{
|
|
|
|
USBPort *uport;
|
|
|
|
char path[32];
|
|
|
|
int i, pos, port;
|
|
|
|
|
|
|
|
port = (slot_ctx[1]>>16) & 0xFF;
|
2014-11-07 12:41:25 +03:00
|
|
|
if (port < 1 || port > xhci->numports) {
|
|
|
|
return NULL;
|
|
|
|
}
|
2012-09-18 19:30:52 +04:00
|
|
|
port = xhci->ports[port-1].uport->index+1;
|
|
|
|
pos = snprintf(path, sizeof(path), "%d", port);
|
|
|
|
for (i = 0; i < 5; i++) {
|
|
|
|
port = (slot_ctx[0] >> 4*i) & 0x0f;
|
|
|
|
if (!port) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
pos += snprintf(path + pos, sizeof(path) - pos, ".%d", port);
|
|
|
|
}
|
|
|
|
|
|
|
|
QTAILQ_FOREACH(uport, &xhci->bus.used, next) {
|
|
|
|
if (strcmp(uport->path, path) == 0) {
|
|
|
|
return uport;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
static TRBCCode xhci_address_slot(XHCIState *xhci, unsigned int slotid,
|
|
|
|
uint64_t pictx, bool bsr)
|
|
|
|
{
|
|
|
|
XHCISlot *slot;
|
2012-09-18 19:30:52 +04:00
|
|
|
USBPort *uport;
|
2011-02-27 23:09:09 +03:00
|
|
|
USBDevice *dev;
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t ictx, octx, dcbaap;
|
2011-02-27 23:09:09 +03:00
|
|
|
uint64_t poctx;
|
|
|
|
uint32_t ictl_ctx[2];
|
|
|
|
uint32_t slot_ctx[4];
|
|
|
|
uint32_t ep0_ctx[5];
|
|
|
|
int i;
|
|
|
|
TRBCCode res;
|
|
|
|
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
dcbaap = xhci_addr64(xhci->dcbaap_low, xhci->dcbaap_high);
|
2013-06-30 15:38:41 +04:00
|
|
|
poctx = ldq_le_pci_dma(PCI_DEVICE(xhci), dcbaap + 8 * slotid);
|
2011-02-27 23:09:09 +03:00
|
|
|
ictx = xhci_mask64(pictx);
|
2012-11-05 07:29:01 +04:00
|
|
|
octx = xhci_mask64(poctx);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-04-04 04:15:58 +04:00
|
|
|
DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
|
|
|
|
DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
if (ictl_ctx[0] != 0x0 || ictl_ctx[1] != 0x3) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: invalid input context control %08x %08x\n",
|
2011-02-27 23:09:09 +03:00
|
|
|
ictl_ctx[0], ictl_ctx[1]);
|
|
|
|
return CC_TRB_ERROR;
|
|
|
|
}
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, ictx+32, slot_ctx, sizeof(slot_ctx));
|
|
|
|
xhci_dma_read_u32s(xhci, ictx+64, ep0_ctx, sizeof(ep0_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
DPRINTF("xhci: input slot context: %08x %08x %08x %08x\n",
|
|
|
|
slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
|
|
|
|
|
|
|
|
DPRINTF("xhci: input ep0 context: %08x %08x %08x %08x %08x\n",
|
|
|
|
ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
|
|
|
|
|
2012-09-18 19:30:52 +04:00
|
|
|
uport = xhci_lookup_uport(xhci, slot_ctx);
|
|
|
|
if (uport == NULL) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: port not found\n");
|
2011-02-27 23:09:09 +03:00
|
|
|
return CC_TRB_ERROR;
|
2012-09-18 19:30:52 +04:00
|
|
|
}
|
2013-08-28 13:46:45 +04:00
|
|
|
trace_usb_xhci_slot_address(slotid, uport->path);
|
2012-09-18 19:30:52 +04:00
|
|
|
|
|
|
|
dev = uport->dev;
|
2013-11-19 17:36:59 +04:00
|
|
|
if (!dev || !dev->attached) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: port %s not connected\n", uport->path);
|
2011-02-27 23:09:09 +03:00
|
|
|
return CC_USB_TRANSACTION_ERROR;
|
|
|
|
}
|
|
|
|
|
2012-10-24 13:49:30 +04:00
|
|
|
for (i = 0; i < xhci->numslots; i++) {
|
2012-10-26 15:09:56 +04:00
|
|
|
if (i == slotid-1) {
|
|
|
|
continue;
|
|
|
|
}
|
2012-09-18 19:30:52 +04:00
|
|
|
if (xhci->slots[i].uport == uport) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: port %s already assigned to slot %d\n",
|
2012-09-18 19:30:52 +04:00
|
|
|
uport->path, i+1);
|
2011-02-27 23:09:09 +03:00
|
|
|
return CC_TRB_ERROR;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
slot = &xhci->slots[slotid-1];
|
2012-09-18 19:30:52 +04:00
|
|
|
slot->uport = uport;
|
2011-02-27 23:09:09 +03:00
|
|
|
slot->ctx = octx;
|
2019-01-28 23:05:09 +03:00
|
|
|
slot->intr = get_field(slot_ctx[2], TRB_INTR);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2016-06-30 06:50:40 +03:00
|
|
|
/* Make sure device is in USB_STATE_DEFAULT state */
|
|
|
|
usb_device_reset(dev);
|
2011-02-27 23:09:09 +03:00
|
|
|
if (bsr) {
|
|
|
|
slot_ctx[3] = SLOT_DEFAULT << SLOT_STATE_SHIFT;
|
|
|
|
} else {
|
2012-12-14 16:10:39 +04:00
|
|
|
USBPacket p;
|
2013-04-05 17:18:52 +04:00
|
|
|
uint8_t buf[1];
|
|
|
|
|
2013-03-21 13:59:05 +04:00
|
|
|
slot_ctx[3] = (SLOT_ADDRESSED << SLOT_STATE_SHIFT) | slotid;
|
2013-04-05 17:18:52 +04:00
|
|
|
memset(&p, 0, sizeof(p));
|
|
|
|
usb_packet_addbuf(&p, buf, sizeof(buf));
|
2012-12-14 16:10:39 +04:00
|
|
|
usb_packet_setup(&p, USB_TOKEN_OUT,
|
2013-01-29 15:44:35 +04:00
|
|
|
usb_ep_get(dev, USB_TOKEN_OUT, 0), 0,
|
2012-12-14 16:10:39 +04:00
|
|
|
0, false, false);
|
|
|
|
usb_device_handle_control(dev, &p,
|
2011-02-27 23:09:09 +03:00
|
|
|
DeviceOutRequest | USB_REQ_SET_ADDRESS,
|
2013-03-21 13:59:05 +04:00
|
|
|
slotid, 0, 0, NULL);
|
2012-12-14 16:10:39 +04:00
|
|
|
assert(p.status != USB_RET_ASYNC);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
res = xhci_enable_ep(xhci, slotid, 1, octx+32, ep0_ctx);
|
|
|
|
|
|
|
|
DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
|
|
|
|
slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
|
|
|
|
DPRINTF("xhci: output ep0 context: %08x %08x %08x %08x %08x\n",
|
|
|
|
ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
|
|
|
|
xhci_dma_write_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2013-04-05 14:37:32 +04:00
|
|
|
xhci->slots[slotid-1].addressed = 1;
|
2011-02-27 23:09:09 +03:00
|
|
|
return res;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static TRBCCode xhci_configure_slot(XHCIState *xhci, unsigned int slotid,
|
|
|
|
uint64_t pictx, bool dc)
|
|
|
|
{
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t ictx, octx;
|
2011-02-27 23:09:09 +03:00
|
|
|
uint32_t ictl_ctx[2];
|
|
|
|
uint32_t slot_ctx[4];
|
|
|
|
uint32_t islot_ctx[4];
|
|
|
|
uint32_t ep_ctx[5];
|
|
|
|
int i;
|
|
|
|
TRBCCode res;
|
|
|
|
|
2012-05-11 17:15:27 +04:00
|
|
|
trace_usb_xhci_slot_configure(slotid);
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
ictx = xhci_mask64(pictx);
|
|
|
|
octx = xhci->slots[slotid-1].ctx;
|
|
|
|
|
2012-04-04 04:15:58 +04:00
|
|
|
DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
|
|
|
|
DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
if (dc) {
|
|
|
|
for (i = 2; i <= 31; i++) {
|
|
|
|
if (xhci->slots[slotid-1].eps[i-1]) {
|
|
|
|
xhci_disable_ep(xhci, slotid, i);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
|
|
|
|
slot_ctx[3] |= SLOT_ADDRESSED << SLOT_STATE_SHIFT;
|
|
|
|
DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
|
|
|
|
slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
if ((ictl_ctx[0] & 0x3) != 0x0 || (ictl_ctx[1] & 0x3) != 0x1) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: invalid input context control %08x %08x\n",
|
2011-02-27 23:09:09 +03:00
|
|
|
ictl_ctx[0], ictl_ctx[1]);
|
|
|
|
return CC_TRB_ERROR;
|
|
|
|
}
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, ictx+32, islot_ctx, sizeof(islot_ctx));
|
|
|
|
xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
if (SLOT_STATE(slot_ctx[3]) < SLOT_ADDRESSED) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: invalid slot state %08x\n", slot_ctx[3]);
|
2011-02-27 23:09:09 +03:00
|
|
|
return CC_CONTEXT_STATE_ERROR;
|
|
|
|
}
|
|
|
|
|
2013-11-19 17:36:58 +04:00
|
|
|
xhci_free_device_streams(xhci, slotid, ictl_ctx[0] | ictl_ctx[1]);
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
for (i = 2; i <= 31; i++) {
|
|
|
|
if (ictl_ctx[0] & (1<<i)) {
|
|
|
|
xhci_disable_ep(xhci, slotid, i);
|
|
|
|
}
|
|
|
|
if (ictl_ctx[1] & (1<<i)) {
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, ictx+32+(32*i), ep_ctx, sizeof(ep_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
DPRINTF("xhci: input ep%d.%d context: %08x %08x %08x %08x %08x\n",
|
|
|
|
i/2, i%2, ep_ctx[0], ep_ctx[1], ep_ctx[2],
|
|
|
|
ep_ctx[3], ep_ctx[4]);
|
|
|
|
xhci_disable_ep(xhci, slotid, i);
|
|
|
|
res = xhci_enable_ep(xhci, slotid, i, octx+(32*i), ep_ctx);
|
|
|
|
if (res != CC_SUCCESS) {
|
|
|
|
return res;
|
|
|
|
}
|
|
|
|
DPRINTF("xhci: output ep%d.%d context: %08x %08x %08x %08x %08x\n",
|
|
|
|
i/2, i%2, ep_ctx[0], ep_ctx[1], ep_ctx[2],
|
|
|
|
ep_ctx[3], ep_ctx[4]);
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_write_u32s(xhci, octx+(32*i), ep_ctx, sizeof(ep_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-11-19 17:36:58 +04:00
|
|
|
res = xhci_alloc_device_streams(xhci, slotid, ictl_ctx[1]);
|
|
|
|
if (res != CC_SUCCESS) {
|
|
|
|
for (i = 2; i <= 31; i++) {
|
2014-08-28 12:51:35 +04:00
|
|
|
if (ictl_ctx[1] & (1u << i)) {
|
2013-11-19 17:36:58 +04:00
|
|
|
xhci_disable_ep(xhci, slotid, i);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return res;
|
|
|
|
}
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
|
|
|
|
slot_ctx[3] |= SLOT_CONFIGURED << SLOT_STATE_SHIFT;
|
|
|
|
slot_ctx[0] &= ~(SLOT_CONTEXT_ENTRIES_MASK << SLOT_CONTEXT_ENTRIES_SHIFT);
|
|
|
|
slot_ctx[0] |= islot_ctx[0] & (SLOT_CONTEXT_ENTRIES_MASK <<
|
|
|
|
SLOT_CONTEXT_ENTRIES_SHIFT);
|
|
|
|
DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
|
|
|
|
slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static TRBCCode xhci_evaluate_slot(XHCIState *xhci, unsigned int slotid,
|
|
|
|
uint64_t pictx)
|
|
|
|
{
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t ictx, octx;
|
2011-02-27 23:09:09 +03:00
|
|
|
uint32_t ictl_ctx[2];
|
|
|
|
uint32_t iep0_ctx[5];
|
|
|
|
uint32_t ep0_ctx[5];
|
|
|
|
uint32_t islot_ctx[4];
|
|
|
|
uint32_t slot_ctx[4];
|
|
|
|
|
2012-05-11 17:15:27 +04:00
|
|
|
trace_usb_xhci_slot_evaluate(slotid);
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
ictx = xhci_mask64(pictx);
|
|
|
|
octx = xhci->slots[slotid-1].ctx;
|
|
|
|
|
2012-04-04 04:15:58 +04:00
|
|
|
DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
|
|
|
|
DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
if (ictl_ctx[0] != 0x0 || ictl_ctx[1] & ~0x3) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: invalid input context control %08x %08x\n",
|
2011-02-27 23:09:09 +03:00
|
|
|
ictl_ctx[0], ictl_ctx[1]);
|
|
|
|
return CC_TRB_ERROR;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ictl_ctx[1] & 0x1) {
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, ictx+32, islot_ctx, sizeof(islot_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
DPRINTF("xhci: input slot context: %08x %08x %08x %08x\n",
|
|
|
|
islot_ctx[0], islot_ctx[1], islot_ctx[2], islot_ctx[3]);
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
slot_ctx[1] &= ~0xFFFF; /* max exit latency */
|
|
|
|
slot_ctx[1] |= islot_ctx[1] & 0xFFFF;
|
2019-01-28 23:05:09 +03:00
|
|
|
/* update interrupter target field */
|
|
|
|
xhci->slots[slotid-1].intr = get_field(islot_ctx[2], TRB_INTR);
|
|
|
|
set_field(&slot_ctx[2], xhci->slots[slotid-1].intr, TRB_INTR);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
|
|
|
|
slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
if (ictl_ctx[1] & 0x2) {
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, ictx+64, iep0_ctx, sizeof(iep0_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
DPRINTF("xhci: input ep0 context: %08x %08x %08x %08x %08x\n",
|
|
|
|
iep0_ctx[0], iep0_ctx[1], iep0_ctx[2],
|
|
|
|
iep0_ctx[3], iep0_ctx[4]);
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
ep0_ctx[1] &= ~0xFFFF0000; /* max packet size*/
|
|
|
|
ep0_ctx[1] |= iep0_ctx[1] & 0xFFFF0000;
|
|
|
|
|
|
|
|
DPRINTF("xhci: output ep0 context: %08x %08x %08x %08x %08x\n",
|
|
|
|
ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_write_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
static TRBCCode xhci_reset_slot(XHCIState *xhci, unsigned int slotid)
|
|
|
|
{
|
|
|
|
uint32_t slot_ctx[4];
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t octx;
|
2011-02-27 23:09:09 +03:00
|
|
|
int i;
|
|
|
|
|
2012-05-11 17:15:27 +04:00
|
|
|
trace_usb_xhci_slot_reset(slotid);
|
2012-10-24 13:49:30 +04:00
|
|
|
assert(slotid >= 1 && slotid <= xhci->numslots);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
octx = xhci->slots[slotid-1].ctx;
|
|
|
|
|
2012-04-04 04:15:58 +04:00
|
|
|
DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
for (i = 2; i <= 31; i++) {
|
|
|
|
if (xhci->slots[slotid-1].eps[i-1]) {
|
|
|
|
xhci_disable_ep(xhci, slotid, i);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
|
|
|
|
slot_ctx[3] |= SLOT_DEFAULT << SLOT_STATE_SHIFT;
|
|
|
|
DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
|
|
|
|
slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
|
2012-11-05 07:29:01 +04:00
|
|
|
xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int xhci_get_slot(XHCIState *xhci, XHCIEvent *event, XHCITRB *trb)
|
|
|
|
{
|
|
|
|
unsigned int slotid;
|
|
|
|
slotid = (trb->control >> TRB_CR_SLOTID_SHIFT) & TRB_CR_SLOTID_MASK;
|
2012-10-24 13:49:30 +04:00
|
|
|
if (slotid < 1 || slotid > xhci->numslots) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: bad slot id %d\n", slotid);
|
2011-02-27 23:09:09 +03:00
|
|
|
event->ccode = CC_TRB_ERROR;
|
|
|
|
return 0;
|
|
|
|
} else if (!xhci->slots[slotid-1].enabled) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: slot id %d not enabled\n", slotid);
|
2011-02-27 23:09:09 +03:00
|
|
|
event->ccode = CC_SLOT_NOT_ENABLED_ERROR;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return slotid;
|
|
|
|
}
|
|
|
|
|
2013-01-08 16:06:16 +04:00
|
|
|
/* cleanup slot state on usb device detach */
|
|
|
|
static void xhci_detach_slot(XHCIState *xhci, USBPort *uport)
|
|
|
|
{
|
2013-01-08 17:06:51 +04:00
|
|
|
int slot, ep;
|
2013-01-08 16:06:16 +04:00
|
|
|
|
|
|
|
for (slot = 0; slot < xhci->numslots; slot++) {
|
|
|
|
if (xhci->slots[slot].uport == uport) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (slot == xhci->numslots) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2013-01-08 17:06:51 +04:00
|
|
|
for (ep = 0; ep < 31; ep++) {
|
|
|
|
if (xhci->slots[slot].eps[ep]) {
|
2013-10-08 23:58:11 +04:00
|
|
|
xhci_ep_nuke_xfers(xhci, slot + 1, ep + 1, 0);
|
2013-01-08 17:06:51 +04:00
|
|
|
}
|
|
|
|
}
|
2013-01-08 16:06:16 +04:00
|
|
|
xhci->slots[slot].uport = NULL;
|
|
|
|
}
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
static TRBCCode xhci_get_port_bandwidth(XHCIState *xhci, uint64_t pctx)
|
|
|
|
{
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t ctx;
|
2012-08-28 15:38:01 +04:00
|
|
|
uint8_t bw_ctx[xhci->numports+1];
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
DPRINTF("xhci_get_port_bandwidth()\n");
|
|
|
|
|
|
|
|
ctx = xhci_mask64(pctx);
|
|
|
|
|
2012-04-04 04:15:58 +04:00
|
|
|
DPRINTF("xhci: bandwidth context at "DMA_ADDR_FMT"\n", ctx);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
/* TODO: actually implement real values here */
|
|
|
|
bw_ctx[0] = 0;
|
2012-08-28 15:38:01 +04:00
|
|
|
memset(&bw_ctx[1], 80, xhci->numports); /* 80% */
|
2013-06-30 15:38:41 +04:00
|
|
|
pci_dma_write(PCI_DEVICE(xhci), ctx, bw_ctx, sizeof(bw_ctx));
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
return CC_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint32_t rotl(uint32_t v, unsigned count)
|
|
|
|
{
|
|
|
|
count &= 31;
|
|
|
|
return (v << count) | (v >> (32 - count));
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static uint32_t xhci_nec_challenge(uint32_t hi, uint32_t lo)
|
|
|
|
{
|
|
|
|
uint32_t val;
|
|
|
|
val = rotl(lo - 0x49434878, 32 - ((hi>>8) & 0x1F));
|
|
|
|
val += rotl(lo + 0x49434878, hi & 0x1F);
|
|
|
|
val -= rotl(hi ^ 0x49434878, (lo >> 16) & 0x1F);
|
|
|
|
return ~val;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_process_commands(XHCIState *xhci)
|
|
|
|
{
|
|
|
|
XHCITRB trb;
|
|
|
|
TRBType type;
|
|
|
|
XHCIEvent event = {ER_COMMAND_COMPLETE, CC_SUCCESS};
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t addr;
|
2017-02-06 15:21:09 +03:00
|
|
|
unsigned int i, slotid = 0, count = 0;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
DPRINTF("xhci_process_commands()\n");
|
|
|
|
if (!xhci_running(xhci)) {
|
|
|
|
DPRINTF("xhci_process_commands() called while xHC stopped or paused\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
xhci->crcr_low |= CRCR_CRR;
|
|
|
|
|
|
|
|
while ((type = xhci_ring_fetch(xhci, &xhci->cmd_ring, &trb, &addr))) {
|
|
|
|
event.ptr = addr;
|
|
|
|
switch (type) {
|
|
|
|
case CR_ENABLE_SLOT:
|
2012-10-24 13:49:30 +04:00
|
|
|
for (i = 0; i < xhci->numslots; i++) {
|
2011-02-27 23:09:09 +03:00
|
|
|
if (!xhci->slots[i].enabled) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2012-10-24 13:49:30 +04:00
|
|
|
if (i >= xhci->numslots) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: no device slots available\n");
|
2011-02-27 23:09:09 +03:00
|
|
|
event.ccode = CC_NO_SLOTS_ERROR;
|
|
|
|
} else {
|
|
|
|
slotid = i+1;
|
|
|
|
event.ccode = xhci_enable_slot(xhci, slotid);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CR_DISABLE_SLOT:
|
|
|
|
slotid = xhci_get_slot(xhci, &event, &trb);
|
|
|
|
if (slotid) {
|
|
|
|
event.ccode = xhci_disable_slot(xhci, slotid);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CR_ADDRESS_DEVICE:
|
|
|
|
slotid = xhci_get_slot(xhci, &event, &trb);
|
|
|
|
if (slotid) {
|
|
|
|
event.ccode = xhci_address_slot(xhci, slotid, trb.parameter,
|
|
|
|
trb.control & TRB_CR_BSR);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CR_CONFIGURE_ENDPOINT:
|
|
|
|
slotid = xhci_get_slot(xhci, &event, &trb);
|
|
|
|
if (slotid) {
|
|
|
|
event.ccode = xhci_configure_slot(xhci, slotid, trb.parameter,
|
|
|
|
trb.control & TRB_CR_DC);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CR_EVALUATE_CONTEXT:
|
|
|
|
slotid = xhci_get_slot(xhci, &event, &trb);
|
|
|
|
if (slotid) {
|
|
|
|
event.ccode = xhci_evaluate_slot(xhci, slotid, trb.parameter);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CR_STOP_ENDPOINT:
|
|
|
|
slotid = xhci_get_slot(xhci, &event, &trb);
|
|
|
|
if (slotid) {
|
|
|
|
unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
|
|
|
|
& TRB_CR_EPID_MASK;
|
|
|
|
event.ccode = xhci_stop_ep(xhci, slotid, epid);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CR_RESET_ENDPOINT:
|
|
|
|
slotid = xhci_get_slot(xhci, &event, &trb);
|
|
|
|
if (slotid) {
|
|
|
|
unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
|
|
|
|
& TRB_CR_EPID_MASK;
|
|
|
|
event.ccode = xhci_reset_ep(xhci, slotid, epid);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CR_SET_TR_DEQUEUE:
|
|
|
|
slotid = xhci_get_slot(xhci, &event, &trb);
|
|
|
|
if (slotid) {
|
|
|
|
unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
|
|
|
|
& TRB_CR_EPID_MASK;
|
2013-01-25 20:23:44 +04:00
|
|
|
unsigned int streamid = (trb.status >> 16) & 0xffff;
|
|
|
|
event.ccode = xhci_set_ep_dequeue(xhci, slotid,
|
|
|
|
epid, streamid,
|
2011-02-27 23:09:09 +03:00
|
|
|
trb.parameter);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CR_RESET_DEVICE:
|
|
|
|
slotid = xhci_get_slot(xhci, &event, &trb);
|
|
|
|
if (slotid) {
|
|
|
|
event.ccode = xhci_reset_slot(xhci, slotid);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case CR_GET_PORT_BANDWIDTH:
|
|
|
|
event.ccode = xhci_get_port_bandwidth(xhci, trb.parameter);
|
|
|
|
break;
|
|
|
|
case CR_VENDOR_NEC_FIRMWARE_REVISION:
|
2017-02-06 14:55:38 +03:00
|
|
|
if (xhci->nec_quirks) {
|
|
|
|
event.type = 48; /* NEC reply */
|
|
|
|
event.length = 0x3025;
|
|
|
|
} else {
|
|
|
|
event.ccode = CC_TRB_ERROR;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
|
|
|
case CR_VENDOR_NEC_CHALLENGE_RESPONSE:
|
2017-02-06 14:55:38 +03:00
|
|
|
if (xhci->nec_quirks) {
|
|
|
|
uint32_t chi = trb.parameter >> 32;
|
|
|
|
uint32_t clo = trb.parameter;
|
|
|
|
uint32_t val = xhci_nec_challenge(chi, clo);
|
|
|
|
event.length = val & 0xFFFF;
|
|
|
|
event.epid = val >> 16;
|
|
|
|
slotid = val >> 24;
|
|
|
|
event.type = 48; /* NEC reply */
|
|
|
|
} else {
|
|
|
|
event.ccode = CC_TRB_ERROR;
|
|
|
|
}
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
default:
|
2013-03-20 15:49:42 +04:00
|
|
|
trace_usb_xhci_unimplemented("command", type);
|
2011-02-27 23:09:09 +03:00
|
|
|
event.ccode = CC_TRB_ERROR;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
event.slotid = slotid;
|
2012-08-31 17:30:51 +04:00
|
|
|
xhci_event(xhci, &event, 0);
|
2017-02-06 15:21:09 +03:00
|
|
|
|
|
|
|
if (count++ > COMMAND_LIMIT) {
|
|
|
|
trace_usb_xhci_enforced_limit("commands");
|
|
|
|
return;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-26 12:15:47 +04:00
|
|
|
static bool xhci_port_have_device(XHCIPort *port)
|
|
|
|
{
|
|
|
|
if (!port->uport->dev || !port->uport->dev->attached) {
|
|
|
|
return false; /* no device present */
|
|
|
|
}
|
|
|
|
if (!((1 << port->uport->dev->speed) & port->speedmask)) {
|
|
|
|
return false; /* speed mismatch */
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2012-10-26 12:19:02 +04:00
|
|
|
static void xhci_port_notify(XHCIPort *port, uint32_t bits)
|
|
|
|
{
|
|
|
|
XHCIEvent ev = { ER_PORT_STATUS_CHANGE, CC_SUCCESS,
|
|
|
|
port->portnr << 24 };
|
|
|
|
|
|
|
|
if ((port->portsc & bits) == bits) {
|
|
|
|
return;
|
|
|
|
}
|
2013-04-05 16:55:28 +04:00
|
|
|
trace_usb_xhci_port_notify(port->portnr, bits);
|
2012-10-26 12:19:02 +04:00
|
|
|
port->portsc |= bits;
|
|
|
|
if (!xhci_running(port->xhci)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
xhci_event(port->xhci, &ev, 0);
|
|
|
|
}
|
|
|
|
|
2012-10-26 12:13:13 +04:00
|
|
|
static void xhci_port_update(XHCIPort *port, int is_detach)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-10-26 12:30:53 +04:00
|
|
|
uint32_t pls = PLS_RX_DETECT;
|
|
|
|
|
2019-02-06 16:36:49 +03:00
|
|
|
assert(port);
|
2011-02-27 23:09:09 +03:00
|
|
|
port->portsc = PORTSC_PP;
|
2012-10-26 12:15:47 +04:00
|
|
|
if (!is_detach && xhci_port_have_device(port)) {
|
2011-02-27 23:09:09 +03:00
|
|
|
port->portsc |= PORTSC_CCS;
|
2012-08-28 15:38:01 +04:00
|
|
|
switch (port->uport->dev->speed) {
|
2011-02-27 23:09:09 +03:00
|
|
|
case USB_SPEED_LOW:
|
|
|
|
port->portsc |= PORTSC_SPEED_LOW;
|
2012-10-26 12:30:53 +04:00
|
|
|
pls = PLS_POLLING;
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
|
|
|
case USB_SPEED_FULL:
|
|
|
|
port->portsc |= PORTSC_SPEED_FULL;
|
2012-10-26 12:30:53 +04:00
|
|
|
pls = PLS_POLLING;
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
|
|
|
case USB_SPEED_HIGH:
|
|
|
|
port->portsc |= PORTSC_SPEED_HIGH;
|
2012-10-26 12:30:53 +04:00
|
|
|
pls = PLS_POLLING;
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
2012-08-28 15:38:01 +04:00
|
|
|
case USB_SPEED_SUPER:
|
|
|
|
port->portsc |= PORTSC_SPEED_SUPER;
|
2012-10-26 12:30:53 +04:00
|
|
|
port->portsc |= PORTSC_PED;
|
|
|
|
pls = PLS_U0;
|
2012-08-28 15:38:01 +04:00
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
}
|
2012-10-26 12:30:53 +04:00
|
|
|
set_field(&port->portsc, pls, PORTSC_PLS);
|
2012-10-26 13:49:06 +04:00
|
|
|
trace_usb_xhci_port_link(port->portnr, pls);
|
2012-10-26 12:19:02 +04:00
|
|
|
xhci_port_notify(port, PORTSC_CSC);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2013-08-01 17:51:08 +04:00
|
|
|
static void xhci_port_reset(XHCIPort *port, bool warm_reset)
|
2012-10-26 12:22:37 +04:00
|
|
|
{
|
2014-05-23 17:44:42 +04:00
|
|
|
trace_usb_xhci_port_reset(port->portnr, warm_reset);
|
2012-10-26 13:49:06 +04:00
|
|
|
|
2012-10-26 12:30:53 +04:00
|
|
|
if (!xhci_port_have_device(port)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2012-10-26 12:22:37 +04:00
|
|
|
usb_device_reset(port->uport->dev);
|
2012-10-26 12:30:53 +04:00
|
|
|
|
|
|
|
switch (port->uport->dev->speed) {
|
2013-08-01 17:51:08 +04:00
|
|
|
case USB_SPEED_SUPER:
|
|
|
|
if (warm_reset) {
|
|
|
|
port->portsc |= PORTSC_WRC;
|
|
|
|
}
|
|
|
|
/* fall through */
|
2012-10-26 12:30:53 +04:00
|
|
|
case USB_SPEED_LOW:
|
|
|
|
case USB_SPEED_FULL:
|
|
|
|
case USB_SPEED_HIGH:
|
|
|
|
set_field(&port->portsc, PLS_U0, PORTSC_PLS);
|
2012-10-26 13:49:06 +04:00
|
|
|
trace_usb_xhci_port_link(port->portnr, PLS_U0);
|
2012-10-26 12:30:53 +04:00
|
|
|
port->portsc |= PORTSC_PED;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
port->portsc &= ~PORTSC_PR;
|
|
|
|
xhci_port_notify(port, PORTSC_PRC);
|
2012-10-26 12:22:37 +04:00
|
|
|
}
|
|
|
|
|
2012-05-11 18:36:37 +04:00
|
|
|
static void xhci_reset(DeviceState *dev)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2013-06-24 10:52:45 +04:00
|
|
|
XHCIState *xhci = XHCI(dev);
|
2011-02-27 23:09:09 +03:00
|
|
|
int i;
|
|
|
|
|
2012-05-11 14:49:31 +04:00
|
|
|
trace_usb_xhci_reset();
|
2011-02-27 23:09:09 +03:00
|
|
|
if (!(xhci->usbsts & USBSTS_HCH)) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: reset while running!\n");
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
xhci->usbcmd = 0;
|
|
|
|
xhci->usbsts = USBSTS_HCH;
|
|
|
|
xhci->dnctrl = 0;
|
|
|
|
xhci->crcr_low = 0;
|
|
|
|
xhci->crcr_high = 0;
|
|
|
|
xhci->dcbaap_low = 0;
|
|
|
|
xhci->dcbaap_high = 0;
|
|
|
|
xhci->config = 0;
|
|
|
|
|
2012-10-24 13:49:30 +04:00
|
|
|
for (i = 0; i < xhci->numslots; i++) {
|
2011-02-27 23:09:09 +03:00
|
|
|
xhci_disable_slot(xhci, i+1);
|
|
|
|
}
|
|
|
|
|
2012-08-28 15:38:01 +04:00
|
|
|
for (i = 0; i < xhci->numports; i++) {
|
2012-10-26 12:13:13 +04:00
|
|
|
xhci_port_update(xhci->ports + i, 0);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-10-24 13:49:30 +04:00
|
|
|
for (i = 0; i < xhci->numintrs; i++) {
|
2012-08-30 17:49:03 +04:00
|
|
|
xhci->intr[i].iman = 0;
|
|
|
|
xhci->intr[i].imod = 0;
|
|
|
|
xhci->intr[i].erstsz = 0;
|
|
|
|
xhci->intr[i].erstba_low = 0;
|
|
|
|
xhci->intr[i].erstba_high = 0;
|
|
|
|
xhci->intr[i].erdp_low = 0;
|
|
|
|
xhci->intr[i].erdp_high = 0;
|
|
|
|
xhci->intr[i].msix_used = 0;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-08-30 17:49:03 +04:00
|
|
|
xhci->intr[i].er_ep_idx = 0;
|
|
|
|
xhci->intr[i].er_pcs = 1;
|
|
|
|
xhci->intr[i].ev_buffer_put = 0;
|
|
|
|
xhci->intr[i].ev_buffer_get = 0;
|
|
|
|
}
|
2012-08-21 14:32:58 +04:00
|
|
|
|
2013-08-21 19:03:08 +04:00
|
|
|
xhci->mfindex_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
|
2012-08-21 14:32:58 +04:00
|
|
|
xhci_mfwrap_update(xhci);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t xhci_cap_read(void *ptr, hwaddr reg, unsigned size)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-09-04 16:42:20 +04:00
|
|
|
XHCIState *xhci = ptr;
|
2012-05-11 14:49:31 +04:00
|
|
|
uint32_t ret;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
switch (reg) {
|
|
|
|
case 0x00: /* HCIVERSION, CAPLENGTH */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 0x01000000 | LEN_CAP;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x04: /* HCSPARAMS 1 */
|
2012-08-28 15:38:01 +04:00
|
|
|
ret = ((xhci->numports_2+xhci->numports_3)<<24)
|
2012-10-24 13:49:30 +04:00
|
|
|
| (xhci->numintrs<<8) | xhci->numslots;
|
2012-05-11 14:49:31 +04:00
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x08: /* HCSPARAMS 2 */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 0x0000000f;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x0c: /* HCSPARAMS 3 */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 0x00000000;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x10: /* HCCPARAMS */
|
2012-05-11 14:49:31 +04:00
|
|
|
if (sizeof(dma_addr_t) == 4) {
|
2014-10-21 14:29:33 +04:00
|
|
|
ret = 0x00080000 | (xhci->max_pstreams_mask << 12);
|
2012-05-11 14:49:31 +04:00
|
|
|
} else {
|
2014-10-21 14:29:33 +04:00
|
|
|
ret = 0x00080001 | (xhci->max_pstreams_mask << 12);
|
2012-05-11 14:49:31 +04:00
|
|
|
}
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x14: /* DBOFF */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = OFF_DOORBELL;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x18: /* RTSOFF */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = OFF_RUNTIME;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
/* extended capabilities */
|
|
|
|
case 0x20: /* Supported Protocol:00 */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 0x02000402; /* USB 2.0 */
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x24: /* Supported Protocol:04 */
|
2012-10-24 18:19:21 +04:00
|
|
|
ret = 0x20425355; /* "USB " */
|
2012-05-11 14:49:31 +04:00
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x28: /* Supported Protocol:08 */
|
2014-05-15 14:42:16 +04:00
|
|
|
if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
|
|
|
|
ret = (xhci->numports_2<<8) | (xhci->numports_3+1);
|
|
|
|
} else {
|
|
|
|
ret = (xhci->numports_2<<8) | 1;
|
|
|
|
}
|
2012-05-11 14:49:31 +04:00
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x2c: /* Supported Protocol:0c */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 0x00000000; /* reserved */
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x30: /* Supported Protocol:00 */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 0x03000002; /* USB 3.0 */
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x34: /* Supported Protocol:04 */
|
2012-10-24 18:19:21 +04:00
|
|
|
ret = 0x20425355; /* "USB " */
|
2012-05-11 14:49:31 +04:00
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x38: /* Supported Protocol:08 */
|
2014-05-15 14:42:16 +04:00
|
|
|
if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
|
|
|
|
ret = (xhci->numports_3<<8) | 1;
|
|
|
|
} else {
|
|
|
|
ret = (xhci->numports_3<<8) | (xhci->numports_2+1);
|
|
|
|
}
|
2012-05-11 14:49:31 +04:00
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x3c: /* Supported Protocol:0c */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 0x00000000; /* reserved */
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
default:
|
2013-03-20 15:49:42 +04:00
|
|
|
trace_usb_xhci_unimplemented("cap read", reg);
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 0;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2012-05-11 14:49:31 +04:00
|
|
|
|
|
|
|
trace_usb_xhci_cap_read(reg, ret);
|
|
|
|
return ret;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t xhci_port_read(void *ptr, hwaddr reg, unsigned size)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-09-20 15:36:04 +04:00
|
|
|
XHCIPort *port = ptr;
|
2012-05-11 14:49:31 +04:00
|
|
|
uint32_t ret;
|
|
|
|
|
2012-09-20 15:36:04 +04:00
|
|
|
switch (reg) {
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x00: /* PORTSC */
|
2012-09-20 15:36:04 +04:00
|
|
|
ret = port->portsc;
|
2012-05-11 14:49:31 +04:00
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x04: /* PORTPMSC */
|
|
|
|
case 0x08: /* PORTLI */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 0;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x0c: /* reserved */
|
|
|
|
default:
|
2013-03-20 15:49:42 +04:00
|
|
|
trace_usb_xhci_unimplemented("port read", reg);
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 0;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2012-05-11 14:49:31 +04:00
|
|
|
|
2012-09-20 15:36:04 +04:00
|
|
|
trace_usb_xhci_port_read(port->portnr, reg, ret);
|
2012-05-11 14:49:31 +04:00
|
|
|
return ret;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void xhci_port_write(void *ptr, hwaddr reg,
|
2012-09-20 15:36:04 +04:00
|
|
|
uint64_t val, unsigned size)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-09-20 15:36:04 +04:00
|
|
|
XHCIPort *port = ptr;
|
2013-04-05 16:55:28 +04:00
|
|
|
uint32_t portsc, notify;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-09-20 15:36:04 +04:00
|
|
|
trace_usb_xhci_port_write(port->portnr, reg, val);
|
2012-05-11 14:49:31 +04:00
|
|
|
|
2012-09-20 15:36:04 +04:00
|
|
|
switch (reg) {
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x00: /* PORTSC */
|
2013-04-05 16:55:28 +04:00
|
|
|
/* write-1-to-start bits */
|
2013-08-01 17:51:08 +04:00
|
|
|
if (val & PORTSC_WPR) {
|
|
|
|
xhci_port_reset(port, true);
|
|
|
|
break;
|
|
|
|
}
|
2013-04-05 16:55:28 +04:00
|
|
|
if (val & PORTSC_PR) {
|
2013-08-01 17:51:08 +04:00
|
|
|
xhci_port_reset(port, false);
|
2013-04-05 16:55:28 +04:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2012-09-20 15:36:04 +04:00
|
|
|
portsc = port->portsc;
|
2013-04-05 16:55:28 +04:00
|
|
|
notify = 0;
|
2011-02-27 23:09:09 +03:00
|
|
|
/* write-1-to-clear bits*/
|
|
|
|
portsc &= ~(val & (PORTSC_CSC|PORTSC_PEC|PORTSC_WRC|PORTSC_OCC|
|
|
|
|
PORTSC_PRC|PORTSC_PLC|PORTSC_CEC));
|
|
|
|
if (val & PORTSC_LWS) {
|
|
|
|
/* overwrite PLS only when LWS=1 */
|
2013-04-05 16:55:28 +04:00
|
|
|
uint32_t old_pls = get_field(port->portsc, PORTSC_PLS);
|
|
|
|
uint32_t new_pls = get_field(val, PORTSC_PLS);
|
|
|
|
switch (new_pls) {
|
|
|
|
case PLS_U0:
|
|
|
|
if (old_pls != PLS_U0) {
|
|
|
|
set_field(&portsc, new_pls, PORTSC_PLS);
|
|
|
|
trace_usb_xhci_port_link(port->portnr, new_pls);
|
|
|
|
notify = PORTSC_PLC;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case PLS_U3:
|
|
|
|
if (old_pls < PLS_U3) {
|
|
|
|
set_field(&portsc, new_pls, PORTSC_PLS);
|
|
|
|
trace_usb_xhci_port_link(port->portnr, new_pls);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case PLS_RESUME:
|
|
|
|
/* windows does this for some reason, don't spam stderr */
|
|
|
|
break;
|
|
|
|
default:
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("%s: ignore pls write (old %d, new %d)\n",
|
2013-04-05 16:55:28 +04:00
|
|
|
__func__, old_pls, new_pls);
|
|
|
|
break;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
/* read/write bits */
|
|
|
|
portsc &= ~(PORTSC_PP|PORTSC_WCE|PORTSC_WDE|PORTSC_WOE);
|
|
|
|
portsc |= (val & (PORTSC_PP|PORTSC_WCE|PORTSC_WDE|PORTSC_WOE));
|
2012-10-26 12:22:37 +04:00
|
|
|
port->portsc = portsc;
|
2013-04-05 16:55:28 +04:00
|
|
|
if (notify) {
|
|
|
|
xhci_port_notify(port, notify);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x04: /* PORTPMSC */
|
|
|
|
case 0x08: /* PORTLI */
|
|
|
|
default:
|
2013-03-20 15:49:42 +04:00
|
|
|
trace_usb_xhci_unimplemented("port write", reg);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t xhci_oper_read(void *ptr, hwaddr reg, unsigned size)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-09-04 16:42:20 +04:00
|
|
|
XHCIState *xhci = ptr;
|
2012-05-11 14:49:31 +04:00
|
|
|
uint32_t ret;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
switch (reg) {
|
|
|
|
case 0x00: /* USBCMD */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = xhci->usbcmd;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x04: /* USBSTS */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = xhci->usbsts;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x08: /* PAGESIZE */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 1; /* 4KiB */
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x14: /* DNCTRL */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = xhci->dnctrl;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x18: /* CRCR low */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = xhci->crcr_low & ~0xe;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x1c: /* CRCR high */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = xhci->crcr_high;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x30: /* DCBAAP low */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = xhci->dcbaap_low;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x34: /* DCBAAP high */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = xhci->dcbaap_high;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
case 0x38: /* CONFIG */
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = xhci->config;
|
|
|
|
break;
|
2011-02-27 23:09:09 +03:00
|
|
|
default:
|
2013-03-20 15:49:42 +04:00
|
|
|
trace_usb_xhci_unimplemented("oper read", reg);
|
2012-05-11 14:49:31 +04:00
|
|
|
ret = 0;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2012-05-11 14:49:31 +04:00
|
|
|
|
|
|
|
trace_usb_xhci_oper_read(reg, ret);
|
|
|
|
return ret;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void xhci_oper_write(void *ptr, hwaddr reg,
|
2012-09-04 16:42:20 +04:00
|
|
|
uint64_t val, unsigned size)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-09-04 16:42:20 +04:00
|
|
|
XHCIState *xhci = ptr;
|
2013-06-24 10:52:45 +04:00
|
|
|
DeviceState *d = DEVICE(ptr);
|
2012-09-04 16:42:20 +04:00
|
|
|
|
2012-05-11 14:49:31 +04:00
|
|
|
trace_usb_xhci_oper_write(reg, val);
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
switch (reg) {
|
|
|
|
case 0x00: /* USBCMD */
|
|
|
|
if ((val & USBCMD_RS) && !(xhci->usbcmd & USBCMD_RS)) {
|
|
|
|
xhci_run(xhci);
|
|
|
|
} else if (!(val & USBCMD_RS) && (xhci->usbcmd & USBCMD_RS)) {
|
|
|
|
xhci_stop(xhci);
|
|
|
|
}
|
2013-11-08 14:43:20 +04:00
|
|
|
if (val & USBCMD_CSS) {
|
|
|
|
/* save state */
|
|
|
|
xhci->usbsts &= ~USBSTS_SRE;
|
|
|
|
}
|
|
|
|
if (val & USBCMD_CRS) {
|
|
|
|
/* restore state */
|
|
|
|
xhci->usbsts |= USBSTS_SRE;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
xhci->usbcmd = val & 0xc0f;
|
2012-08-21 14:32:58 +04:00
|
|
|
xhci_mfwrap_update(xhci);
|
2011-02-27 23:09:09 +03:00
|
|
|
if (val & USBCMD_HCRST) {
|
2013-06-24 10:52:45 +04:00
|
|
|
xhci_reset(d);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2012-08-30 15:05:10 +04:00
|
|
|
xhci_intx_update(xhci);
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
|
|
|
|
|
|
|
case 0x04: /* USBSTS */
|
|
|
|
/* these bits are write-1-to-clear */
|
|
|
|
xhci->usbsts &= ~(val & (USBSTS_HSE|USBSTS_EINT|USBSTS_PCD|USBSTS_SRE));
|
2012-08-30 15:05:10 +04:00
|
|
|
xhci_intx_update(xhci);
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
|
|
|
|
|
|
|
case 0x14: /* DNCTRL */
|
|
|
|
xhci->dnctrl = val & 0xffff;
|
|
|
|
break;
|
|
|
|
case 0x18: /* CRCR low */
|
|
|
|
xhci->crcr_low = (val & 0xffffffcf) | (xhci->crcr_low & CRCR_CRR);
|
|
|
|
break;
|
|
|
|
case 0x1c: /* CRCR high */
|
|
|
|
xhci->crcr_high = val;
|
|
|
|
if (xhci->crcr_low & (CRCR_CA|CRCR_CS) && (xhci->crcr_low & CRCR_CRR)) {
|
|
|
|
XHCIEvent event = {ER_COMMAND_COMPLETE, CC_COMMAND_RING_STOPPED};
|
|
|
|
xhci->crcr_low &= ~CRCR_CRR;
|
2012-08-31 17:30:51 +04:00
|
|
|
xhci_event(xhci, &event, 0);
|
2011-02-27 23:09:09 +03:00
|
|
|
DPRINTF("xhci: command ring stopped (CRCR=%08x)\n", xhci->crcr_low);
|
|
|
|
} else {
|
2012-04-04 04:15:58 +04:00
|
|
|
dma_addr_t base = xhci_addr64(xhci->crcr_low & ~0x3f, val);
|
2011-02-27 23:09:09 +03:00
|
|
|
xhci_ring_init(xhci, &xhci->cmd_ring, base);
|
|
|
|
}
|
|
|
|
xhci->crcr_low &= ~(CRCR_CA | CRCR_CS);
|
|
|
|
break;
|
|
|
|
case 0x30: /* DCBAAP low */
|
|
|
|
xhci->dcbaap_low = val & 0xffffffc0;
|
|
|
|
break;
|
|
|
|
case 0x34: /* DCBAAP high */
|
|
|
|
xhci->dcbaap_high = val;
|
|
|
|
break;
|
|
|
|
case 0x38: /* CONFIG */
|
|
|
|
xhci->config = val & 0xff;
|
|
|
|
break;
|
|
|
|
default:
|
2013-03-20 15:49:42 +04:00
|
|
|
trace_usb_xhci_unimplemented("oper write", reg);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t xhci_runtime_read(void *ptr, hwaddr reg,
|
2012-09-04 16:42:20 +04:00
|
|
|
unsigned size)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-09-04 16:42:20 +04:00
|
|
|
XHCIState *xhci = ptr;
|
2012-08-30 19:15:12 +04:00
|
|
|
uint32_t ret = 0;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-08-30 19:15:12 +04:00
|
|
|
if (reg < 0x20) {
|
|
|
|
switch (reg) {
|
|
|
|
case 0x00: /* MFINDEX */
|
|
|
|
ret = xhci_mfindex_get(xhci) & 0x3fff;
|
|
|
|
break;
|
|
|
|
default:
|
2013-03-20 15:49:42 +04:00
|
|
|
trace_usb_xhci_unimplemented("runtime read", reg);
|
2012-08-30 19:15:12 +04:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
int v = (reg - 0x20) / 0x20;
|
|
|
|
XHCIInterrupter *intr = &xhci->intr[v];
|
|
|
|
switch (reg & 0x1f) {
|
|
|
|
case 0x00: /* IMAN */
|
|
|
|
ret = intr->iman;
|
|
|
|
break;
|
|
|
|
case 0x04: /* IMOD */
|
|
|
|
ret = intr->imod;
|
|
|
|
break;
|
|
|
|
case 0x08: /* ERSTSZ */
|
|
|
|
ret = intr->erstsz;
|
|
|
|
break;
|
|
|
|
case 0x10: /* ERSTBA low */
|
|
|
|
ret = intr->erstba_low;
|
|
|
|
break;
|
|
|
|
case 0x14: /* ERSTBA high */
|
|
|
|
ret = intr->erstba_high;
|
|
|
|
break;
|
|
|
|
case 0x18: /* ERDP low */
|
|
|
|
ret = intr->erdp_low;
|
|
|
|
break;
|
|
|
|
case 0x1c: /* ERDP high */
|
|
|
|
ret = intr->erdp_high;
|
|
|
|
break;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2012-05-11 14:49:31 +04:00
|
|
|
|
|
|
|
trace_usb_xhci_runtime_read(reg, ret);
|
|
|
|
return ret;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void xhci_runtime_write(void *ptr, hwaddr reg,
|
2012-09-04 16:42:20 +04:00
|
|
|
uint64_t val, unsigned size)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-09-04 16:42:20 +04:00
|
|
|
XHCIState *xhci = ptr;
|
2012-08-30 19:15:12 +04:00
|
|
|
int v = (reg - 0x20) / 0x20;
|
|
|
|
XHCIInterrupter *intr = &xhci->intr[v];
|
2012-08-30 14:42:32 +04:00
|
|
|
trace_usb_xhci_runtime_write(reg, val);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-08-30 19:15:12 +04:00
|
|
|
if (reg < 0x20) {
|
2013-03-20 15:49:42 +04:00
|
|
|
trace_usb_xhci_unimplemented("runtime write", reg);
|
2012-08-30 19:15:12 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (reg & 0x1f) {
|
|
|
|
case 0x00: /* IMAN */
|
2011-02-27 23:09:09 +03:00
|
|
|
if (val & IMAN_IP) {
|
2012-08-30 17:49:03 +04:00
|
|
|
intr->iman &= ~IMAN_IP;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2012-08-30 17:49:03 +04:00
|
|
|
intr->iman &= ~IMAN_IE;
|
|
|
|
intr->iman |= val & IMAN_IE;
|
2012-08-30 19:15:12 +04:00
|
|
|
if (v == 0) {
|
|
|
|
xhci_intx_update(xhci);
|
|
|
|
}
|
|
|
|
xhci_msix_update(xhci, v);
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
2012-08-30 19:15:12 +04:00
|
|
|
case 0x04: /* IMOD */
|
2012-08-30 17:49:03 +04:00
|
|
|
intr->imod = val;
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
2012-08-30 19:15:12 +04:00
|
|
|
case 0x08: /* ERSTSZ */
|
2012-08-30 17:49:03 +04:00
|
|
|
intr->erstsz = val & 0xffff;
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
2012-08-30 19:15:12 +04:00
|
|
|
case 0x10: /* ERSTBA low */
|
2017-02-06 14:55:38 +03:00
|
|
|
if (xhci->nec_quirks) {
|
|
|
|
/* NEC driver bug: it doesn't align this to 64 bytes */
|
|
|
|
intr->erstba_low = val & 0xfffffff0;
|
|
|
|
} else {
|
|
|
|
intr->erstba_low = val & 0xffffffc0;
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
2012-08-30 19:15:12 +04:00
|
|
|
case 0x14: /* ERSTBA high */
|
2012-08-30 17:49:03 +04:00
|
|
|
intr->erstba_high = val;
|
2012-08-30 19:15:12 +04:00
|
|
|
xhci_er_reset(xhci, v);
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
2012-08-30 19:15:12 +04:00
|
|
|
case 0x18: /* ERDP low */
|
2011-02-27 23:09:09 +03:00
|
|
|
if (val & ERDP_EHB) {
|
2012-08-30 17:49:03 +04:00
|
|
|
intr->erdp_low &= ~ERDP_EHB;
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2012-08-30 17:49:03 +04:00
|
|
|
intr->erdp_low = (val & ~ERDP_EHB) | (intr->erdp_low & ERDP_EHB);
|
2017-02-03 09:51:45 +03:00
|
|
|
if (val & ERDP_EHB) {
|
|
|
|
dma_addr_t erdp = xhci_addr64(intr->erdp_low, intr->erdp_high);
|
|
|
|
unsigned int dp_idx = (erdp - intr->er_start) / TRB_SIZE;
|
|
|
|
if (erdp >= intr->er_start &&
|
|
|
|
erdp < (intr->er_start + TRB_SIZE * intr->er_size) &&
|
|
|
|
dp_idx != intr->er_ep_idx) {
|
|
|
|
xhci_intr_raise(xhci, v);
|
|
|
|
}
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
2012-08-30 19:15:12 +04:00
|
|
|
case 0x1c: /* ERDP high */
|
2012-08-30 17:49:03 +04:00
|
|
|
intr->erdp_high = val;
|
2011-02-27 23:09:09 +03:00
|
|
|
break;
|
|
|
|
default:
|
2013-03-20 15:49:42 +04:00
|
|
|
trace_usb_xhci_unimplemented("oper write", reg);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t xhci_doorbell_read(void *ptr, hwaddr reg,
|
2012-09-04 16:42:20 +04:00
|
|
|
unsigned size)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
|
|
|
/* doorbells always read as 0 */
|
2012-05-11 14:49:31 +04:00
|
|
|
trace_usb_xhci_doorbell_read(reg, 0);
|
2011-02-27 23:09:09 +03:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void xhci_doorbell_write(void *ptr, hwaddr reg,
|
2012-09-04 16:42:20 +04:00
|
|
|
uint64_t val, unsigned size)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-09-04 16:42:20 +04:00
|
|
|
XHCIState *xhci = ptr;
|
2013-01-25 20:23:44 +04:00
|
|
|
unsigned int epid, streamid;
|
2012-09-04 16:42:20 +04:00
|
|
|
|
2012-05-11 14:49:31 +04:00
|
|
|
trace_usb_xhci_doorbell_write(reg, val);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
if (!xhci_running(xhci)) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: wrote doorbell while xHC stopped or paused\n");
|
2011-02-27 23:09:09 +03:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
reg >>= 2;
|
|
|
|
|
|
|
|
if (reg == 0) {
|
|
|
|
if (val == 0) {
|
|
|
|
xhci_process_commands(xhci);
|
|
|
|
} else {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: bad doorbell 0 write: 0x%x\n",
|
2012-09-04 16:42:20 +04:00
|
|
|
(uint32_t)val);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
} else {
|
2013-01-25 20:23:44 +04:00
|
|
|
epid = val & 0xff;
|
|
|
|
streamid = (val >> 16) & 0xffff;
|
2012-10-24 13:49:30 +04:00
|
|
|
if (reg > xhci->numslots) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: bad doorbell %d\n", (int)reg);
|
2013-01-25 20:23:44 +04:00
|
|
|
} else if (epid > 31) {
|
2014-02-06 16:13:21 +04:00
|
|
|
DPRINTF("xhci: bad doorbell %d write: 0x%x\n",
|
2012-09-04 16:42:20 +04:00
|
|
|
(int)reg, (uint32_t)val);
|
2011-02-27 23:09:09 +03:00
|
|
|
} else {
|
2013-01-25 20:23:44 +04:00
|
|
|
xhci_kick_ep(xhci, reg, epid, streamid);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-04-05 13:29:14 +04:00
|
|
|
static void xhci_cap_write(void *opaque, hwaddr addr, uint64_t val,
|
|
|
|
unsigned width)
|
|
|
|
{
|
|
|
|
/* nothing */
|
|
|
|
}
|
|
|
|
|
2012-09-04 16:42:20 +04:00
|
|
|
static const MemoryRegionOps xhci_cap_ops = {
|
|
|
|
.read = xhci_cap_read,
|
2013-04-05 13:29:14 +04:00
|
|
|
.write = xhci_cap_write,
|
2012-09-04 16:48:03 +04:00
|
|
|
.valid.min_access_size = 1,
|
2012-09-04 16:42:20 +04:00
|
|
|
.valid.max_access_size = 4,
|
2012-09-04 16:48:03 +04:00
|
|
|
.impl.min_access_size = 4,
|
|
|
|
.impl.max_access_size = 4,
|
2012-09-04 16:42:20 +04:00
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-09-04 16:42:20 +04:00
|
|
|
static const MemoryRegionOps xhci_oper_ops = {
|
|
|
|
.read = xhci_oper_read,
|
|
|
|
.write = xhci_oper_write,
|
|
|
|
.valid.min_access_size = 4,
|
|
|
|
.valid.max_access_size = 4,
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-09-20 15:36:04 +04:00
|
|
|
static const MemoryRegionOps xhci_port_ops = {
|
|
|
|
.read = xhci_port_read,
|
|
|
|
.write = xhci_port_write,
|
|
|
|
.valid.min_access_size = 4,
|
|
|
|
.valid.max_access_size = 4,
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
2012-09-04 16:42:20 +04:00
|
|
|
static const MemoryRegionOps xhci_runtime_ops = {
|
|
|
|
.read = xhci_runtime_read,
|
|
|
|
.write = xhci_runtime_write,
|
|
|
|
.valid.min_access_size = 4,
|
|
|
|
.valid.max_access_size = 4,
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-09-04 16:42:20 +04:00
|
|
|
static const MemoryRegionOps xhci_doorbell_ops = {
|
|
|
|
.read = xhci_doorbell_read,
|
|
|
|
.write = xhci_doorbell_write,
|
2011-02-27 23:09:09 +03:00
|
|
|
.valid.min_access_size = 4,
|
|
|
|
.valid.max_access_size = 4,
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void xhci_attach(USBPort *usbport)
|
|
|
|
{
|
|
|
|
XHCIState *xhci = usbport->opaque;
|
2012-08-28 15:38:01 +04:00
|
|
|
XHCIPort *port = xhci_lookup_port(xhci, usbport);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-10-26 12:13:13 +04:00
|
|
|
xhci_port_update(port, 0);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void xhci_detach(USBPort *usbport)
|
|
|
|
{
|
|
|
|
XHCIState *xhci = usbport->opaque;
|
2012-08-28 15:38:01 +04:00
|
|
|
XHCIPort *port = xhci_lookup_port(xhci, usbport);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2013-01-08 16:06:57 +04:00
|
|
|
xhci_detach_slot(xhci, usbport);
|
2012-10-26 12:13:13 +04:00
|
|
|
xhci_port_update(port, 1);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-01-20 20:09:58 +04:00
|
|
|
static void xhci_wakeup(USBPort *usbport)
|
|
|
|
{
|
|
|
|
XHCIState *xhci = usbport->opaque;
|
2012-08-28 15:38:01 +04:00
|
|
|
XHCIPort *port = xhci_lookup_port(xhci, usbport);
|
2012-01-20 20:09:58 +04:00
|
|
|
|
2019-02-06 16:36:49 +03:00
|
|
|
assert(port);
|
2012-10-26 12:10:54 +04:00
|
|
|
if (get_field(port->portsc, PORTSC_PLS) != PLS_U3) {
|
2012-01-20 20:09:58 +04:00
|
|
|
return;
|
|
|
|
}
|
2012-10-26 12:10:54 +04:00
|
|
|
set_field(&port->portsc, PLS_RESUME, PORTSC_PLS);
|
2012-10-26 12:19:02 +04:00
|
|
|
xhci_port_notify(port, PORTSC_PLC);
|
2012-01-20 20:09:58 +04:00
|
|
|
}
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
static void xhci_complete(USBPort *port, USBPacket *packet)
|
|
|
|
{
|
|
|
|
XHCITransfer *xfer = container_of(packet, XHCITransfer, packet);
|
|
|
|
|
usb: split packet result into actual_length + status
Since with the ehci and xhci controllers a single packet can be larger
then maxpacketsize, it is possible for the result of a single packet
to be both having transferred some data as well as the transfer to have
an error.
An example would be an input transfer from a bulk endpoint successfully
receiving 1 or more maxpacketsize packets from the device, followed
by a packet signalling halt.
While already touching all the devices and controllers handle_packet /
handle_data / handle_control code, also change the return type of
these functions to void, solely storing the status in the packet. To
make the code paths for regular versus async packet handling more
uniform.
This patch unfortunately is somewhat invasive, since makeing the qemu
usb core deal with this requires changes everywhere. This patch only
prepares the usb core for this, all the hcd / device changes are done
in such a way that there are no functional changes.
This patch has been tested with uhci and ehci hcds, together with usb-audio,
usb-hid and usb-storage devices, as well as with usb-redir redirection
with a wide variety of real devices.
Note that there is usually no need to directly set packet->actual_length
form devices handle_data callback, as that is done by usb_packet_copy()
Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
2012-11-01 20:15:01 +04:00
|
|
|
if (packet->status == USB_RET_REMOVE_FROM_QUEUE) {
|
2013-10-08 23:58:11 +04:00
|
|
|
xhci_ep_nuke_one_xfer(xfer, 0);
|
2012-10-24 20:14:08 +04:00
|
|
|
return;
|
|
|
|
}
|
2017-01-30 18:36:45 +03:00
|
|
|
xhci_try_complete_packet(xfer);
|
2016-09-27 11:32:50 +03:00
|
|
|
xhci_kick_epctx(xfer->epctx, xfer->streamid);
|
2016-09-27 11:32:48 +03:00
|
|
|
if (xfer->complete) {
|
|
|
|
xhci_ep_free_xfer(xfer);
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-09-18 19:30:52 +04:00
|
|
|
static void xhci_child_detach(USBPort *uport, USBDevice *child)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-09-18 19:30:52 +04:00
|
|
|
USBBus *bus = usb_bus_from_device(child);
|
|
|
|
XHCIState *xhci = container_of(bus, XHCIState, bus);
|
|
|
|
|
2014-05-12 16:43:51 +04:00
|
|
|
xhci_detach_slot(xhci, child->port);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2012-09-20 15:36:04 +04:00
|
|
|
static USBPortOps xhci_uport_ops = {
|
2011-02-27 23:09:09 +03:00
|
|
|
.attach = xhci_attach,
|
|
|
|
.detach = xhci_detach,
|
2012-01-20 20:09:58 +04:00
|
|
|
.wakeup = xhci_wakeup,
|
2011-02-27 23:09:09 +03:00
|
|
|
.complete = xhci_complete,
|
|
|
|
.child_detach = xhci_child_detach,
|
|
|
|
};
|
|
|
|
|
2012-01-20 16:29:16 +04:00
|
|
|
static int xhci_find_epid(USBEndpoint *ep)
|
|
|
|
{
|
|
|
|
if (ep->nr == 0) {
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
if (ep->pid == USB_TOKEN_IN) {
|
|
|
|
return ep->nr * 2 + 1;
|
|
|
|
} else {
|
|
|
|
return ep->nr * 2;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-09-27 11:32:52 +03:00
|
|
|
static USBEndpoint *xhci_epid_to_usbep(XHCIEPContext *epctx)
|
2013-09-17 23:44:50 +04:00
|
|
|
{
|
2016-09-27 11:32:52 +03:00
|
|
|
USBPort *uport;
|
|
|
|
uint32_t token;
|
2013-09-17 23:44:50 +04:00
|
|
|
|
2016-09-27 11:32:52 +03:00
|
|
|
if (!epctx) {
|
2013-09-17 23:44:50 +04:00
|
|
|
return NULL;
|
|
|
|
}
|
2016-09-27 11:32:52 +03:00
|
|
|
uport = epctx->xhci->slots[epctx->slotid - 1].uport;
|
2019-02-06 16:36:50 +03:00
|
|
|
if (!uport || !uport->dev) {
|
2016-09-27 11:32:52 +03:00
|
|
|
return NULL;
|
|
|
|
}
|
2019-02-06 16:36:50 +03:00
|
|
|
token = (epctx->epid & 1) ? USB_TOKEN_IN : USB_TOKEN_OUT;
|
2016-09-27 11:32:52 +03:00
|
|
|
return usb_ep_get(uport->dev, token, epctx->epid >> 1);
|
2013-09-17 23:44:50 +04:00
|
|
|
}
|
|
|
|
|
2013-01-29 15:44:35 +04:00
|
|
|
static void xhci_wakeup_endpoint(USBBus *bus, USBEndpoint *ep,
|
|
|
|
unsigned int stream)
|
2012-01-20 16:29:16 +04:00
|
|
|
{
|
|
|
|
XHCIState *xhci = container_of(bus, XHCIState, bus);
|
|
|
|
int slotid;
|
|
|
|
|
|
|
|
DPRINTF("%s\n", __func__);
|
2013-03-21 13:59:05 +04:00
|
|
|
slotid = ep->dev->addr;
|
2012-01-20 16:29:16 +04:00
|
|
|
if (slotid == 0 || !xhci->slots[slotid-1].enabled) {
|
|
|
|
DPRINTF("%s: oops, no slot for dev %d\n", __func__, ep->dev->addr);
|
|
|
|
return;
|
|
|
|
}
|
2013-01-25 20:23:44 +04:00
|
|
|
xhci_kick_ep(xhci, slotid, xhci_find_epid(ep), stream);
|
2012-01-20 16:29:16 +04:00
|
|
|
}
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
static USBBusOps xhci_bus_ops = {
|
2012-01-20 16:29:16 +04:00
|
|
|
.wakeup_endpoint = xhci_wakeup_endpoint,
|
2011-02-27 23:09:09 +03:00
|
|
|
};
|
|
|
|
|
2013-06-24 10:52:45 +04:00
|
|
|
static void usb_xhci_init(XHCIState *xhci)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2013-06-24 10:52:45 +04:00
|
|
|
DeviceState *dev = DEVICE(xhci);
|
2012-08-28 15:38:01 +04:00
|
|
|
XHCIPort *port;
|
|
|
|
int i, usbports, speedmask;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
|
|
|
xhci->usbsts = USBSTS_HCH;
|
|
|
|
|
2012-08-28 15:38:01 +04:00
|
|
|
if (xhci->numports_2 > MAXPORTS_2) {
|
|
|
|
xhci->numports_2 = MAXPORTS_2;
|
|
|
|
}
|
|
|
|
if (xhci->numports_3 > MAXPORTS_3) {
|
|
|
|
xhci->numports_3 = MAXPORTS_3;
|
|
|
|
}
|
|
|
|
usbports = MAX(xhci->numports_2, xhci->numports_3);
|
|
|
|
xhci->numports = xhci->numports_2 + xhci->numports_3;
|
|
|
|
|
2013-08-23 22:32:04 +04:00
|
|
|
usb_bus_new(&xhci->bus, sizeof(xhci->bus), &xhci_bus_ops, dev);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2012-08-28 15:38:01 +04:00
|
|
|
for (i = 0; i < usbports; i++) {
|
|
|
|
speedmask = 0;
|
|
|
|
if (i < xhci->numports_2) {
|
2014-05-15 14:42:16 +04:00
|
|
|
if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
|
|
|
|
port = &xhci->ports[i + xhci->numports_3];
|
|
|
|
port->portnr = i + 1 + xhci->numports_3;
|
|
|
|
} else {
|
|
|
|
port = &xhci->ports[i];
|
|
|
|
port->portnr = i + 1;
|
|
|
|
}
|
2012-08-28 15:38:01 +04:00
|
|
|
port->uport = &xhci->uports[i];
|
|
|
|
port->speedmask =
|
|
|
|
USB_SPEED_MASK_LOW |
|
|
|
|
USB_SPEED_MASK_FULL |
|
|
|
|
USB_SPEED_MASK_HIGH;
|
2012-09-20 15:36:04 +04:00
|
|
|
snprintf(port->name, sizeof(port->name), "usb2 port #%d", i+1);
|
2012-08-28 15:38:01 +04:00
|
|
|
speedmask |= port->speedmask;
|
|
|
|
}
|
|
|
|
if (i < xhci->numports_3) {
|
2014-05-15 14:42:16 +04:00
|
|
|
if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
|
|
|
|
port = &xhci->ports[i];
|
|
|
|
port->portnr = i + 1;
|
|
|
|
} else {
|
|
|
|
port = &xhci->ports[i + xhci->numports_2];
|
|
|
|
port->portnr = i + 1 + xhci->numports_2;
|
|
|
|
}
|
2012-08-28 15:38:01 +04:00
|
|
|
port->uport = &xhci->uports[i];
|
|
|
|
port->speedmask = USB_SPEED_MASK_SUPER;
|
2012-09-20 15:36:04 +04:00
|
|
|
snprintf(port->name, sizeof(port->name), "usb3 port #%d", i+1);
|
2012-08-28 15:38:01 +04:00
|
|
|
speedmask |= port->speedmask;
|
|
|
|
}
|
|
|
|
usb_register_port(&xhci->bus, &xhci->uports[i], xhci, i,
|
2012-09-20 15:36:04 +04:00
|
|
|
&xhci_uport_ops, speedmask);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-01-19 17:52:30 +03:00
|
|
|
static void usb_xhci_realize(struct PCIDevice *dev, Error **errp)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2012-09-20 15:36:04 +04:00
|
|
|
int i, ret;
|
2016-06-20 09:13:39 +03:00
|
|
|
Error *err = NULL;
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2013-06-24 10:52:45 +04:00
|
|
|
XHCIState *xhci = XHCI(dev);
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2013-06-30 15:38:41 +04:00
|
|
|
dev->config[PCI_CLASS_PROG] = 0x30; /* xHCI */
|
|
|
|
dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin 1 */
|
|
|
|
dev->config[PCI_CACHE_LINE_SIZE] = 0x10;
|
|
|
|
dev->config[0x60] = 0x30; /* release number */
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2017-02-06 14:55:38 +03:00
|
|
|
if (strcmp(object_get_typename(OBJECT(dev)), TYPE_NEC_XHCI) == 0) {
|
|
|
|
xhci->nec_quirks = true;
|
|
|
|
}
|
2012-10-24 13:49:30 +04:00
|
|
|
if (xhci->numintrs > MAXINTRS) {
|
|
|
|
xhci->numintrs = MAXINTRS;
|
|
|
|
}
|
2013-03-19 12:18:20 +04:00
|
|
|
while (xhci->numintrs & (xhci->numintrs - 1)) { /* ! power of 2 */
|
|
|
|
xhci->numintrs++;
|
|
|
|
}
|
2012-10-24 13:49:30 +04:00
|
|
|
if (xhci->numintrs < 1) {
|
|
|
|
xhci->numintrs = 1;
|
|
|
|
}
|
|
|
|
if (xhci->numslots > MAXSLOTS) {
|
|
|
|
xhci->numslots = MAXSLOTS;
|
|
|
|
}
|
|
|
|
if (xhci->numslots < 1) {
|
|
|
|
xhci->numslots = 1;
|
|
|
|
}
|
2014-10-21 14:29:33 +04:00
|
|
|
if (xhci_get_flag(xhci, XHCI_FLAG_ENABLE_STREAMS)) {
|
|
|
|
xhci->max_pstreams_mask = 7; /* == 256 primary streams */
|
|
|
|
} else {
|
|
|
|
xhci->max_pstreams_mask = 0;
|
|
|
|
}
|
2012-10-24 13:49:30 +04:00
|
|
|
|
2017-01-17 09:18:47 +03:00
|
|
|
if (xhci->msi != ON_OFF_AUTO_OFF) {
|
|
|
|
ret = msi_init(dev, 0x70, xhci->numintrs, true, false, &err);
|
|
|
|
/* Any error other than -ENOTSUP(board's MSI support is broken)
|
|
|
|
* is a programming error */
|
|
|
|
assert(!ret || ret == -ENOTSUP);
|
|
|
|
if (ret && xhci->msi == ON_OFF_AUTO_ON) {
|
|
|
|
/* Can't satisfy user's explicit msi=on request, fail */
|
|
|
|
error_append_hint(&err, "You have to use msi=auto (default) or "
|
|
|
|
"msi=off with this machine type.\n");
|
|
|
|
error_propagate(errp, err);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
assert(!err || xhci->msi == ON_OFF_AUTO_AUTO);
|
|
|
|
/* With msi=auto, we fall back to MSI off silently */
|
|
|
|
error_free(err);
|
|
|
|
}
|
|
|
|
|
|
|
|
usb_xhci_init(xhci);
|
2013-08-21 19:03:08 +04:00
|
|
|
xhci->mfwrap_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, xhci_mfwrap_timer, xhci);
|
2012-08-21 14:32:58 +04:00
|
|
|
|
2013-06-07 05:25:08 +04:00
|
|
|
memory_region_init(&xhci->mem, OBJECT(xhci), "xhci", LEN_REGS);
|
|
|
|
memory_region_init_io(&xhci->mem_cap, OBJECT(xhci), &xhci_cap_ops, xhci,
|
2012-09-04 16:42:20 +04:00
|
|
|
"capabilities", LEN_CAP);
|
2013-06-07 05:25:08 +04:00
|
|
|
memory_region_init_io(&xhci->mem_oper, OBJECT(xhci), &xhci_oper_ops, xhci,
|
2012-09-20 15:36:04 +04:00
|
|
|
"operational", 0x400);
|
2013-06-07 05:25:08 +04:00
|
|
|
memory_region_init_io(&xhci->mem_runtime, OBJECT(xhci), &xhci_runtime_ops, xhci,
|
2012-09-04 16:42:20 +04:00
|
|
|
"runtime", LEN_RUNTIME);
|
2013-06-07 05:25:08 +04:00
|
|
|
memory_region_init_io(&xhci->mem_doorbell, OBJECT(xhci), &xhci_doorbell_ops, xhci,
|
2012-09-04 16:42:20 +04:00
|
|
|
"doorbell", LEN_DOORBELL);
|
|
|
|
|
|
|
|
memory_region_add_subregion(&xhci->mem, 0, &xhci->mem_cap);
|
|
|
|
memory_region_add_subregion(&xhci->mem, OFF_OPER, &xhci->mem_oper);
|
|
|
|
memory_region_add_subregion(&xhci->mem, OFF_RUNTIME, &xhci->mem_runtime);
|
|
|
|
memory_region_add_subregion(&xhci->mem, OFF_DOORBELL, &xhci->mem_doorbell);
|
|
|
|
|
2012-09-20 15:36:04 +04:00
|
|
|
for (i = 0; i < xhci->numports; i++) {
|
|
|
|
XHCIPort *port = &xhci->ports[i];
|
|
|
|
uint32_t offset = OFF_OPER + 0x400 + 0x10 * i;
|
|
|
|
port->xhci = xhci;
|
2013-06-07 05:25:08 +04:00
|
|
|
memory_region_init_io(&port->mem, OBJECT(xhci), &xhci_port_ops, port,
|
2012-09-20 15:36:04 +04:00
|
|
|
port->name, 0x10);
|
|
|
|
memory_region_add_subregion(&xhci->mem, offset, &port->mem);
|
|
|
|
}
|
|
|
|
|
2013-06-30 15:38:41 +04:00
|
|
|
pci_register_bar(dev, 0,
|
2011-02-27 23:09:09 +03:00
|
|
|
PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64,
|
|
|
|
&xhci->mem);
|
|
|
|
|
2017-11-29 11:46:27 +03:00
|
|
|
if (pci_bus_is_express(pci_get_bus(dev)) ||
|
2014-09-09 14:19:43 +04:00
|
|
|
xhci_get_flag(xhci, XHCI_FLAG_FORCE_PCIE_ENDCAP)) {
|
2014-05-13 11:51:11 +04:00
|
|
|
ret = pcie_endpoint_cap_init(dev, 0xa0);
|
2017-06-27 09:16:49 +03:00
|
|
|
assert(ret > 0);
|
2014-05-13 11:51:11 +04:00
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
|
2016-06-20 09:13:34 +03:00
|
|
|
if (xhci->msix != ON_OFF_AUTO_OFF) {
|
2017-01-17 09:18:48 +03:00
|
|
|
/* TODO check for errors, and should fail when msix=on */
|
2013-06-30 15:38:41 +04:00
|
|
|
msix_init(dev, xhci->numintrs,
|
2012-08-30 14:06:59 +04:00
|
|
|
&xhci->mem, 0, OFF_MSIX_TABLE,
|
|
|
|
&xhci->mem, 0, OFF_MSIX_PBA,
|
2017-01-17 09:18:48 +03:00
|
|
|
0x90, NULL);
|
2012-08-30 14:06:59 +04:00
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
|
|
|
|
2014-06-04 12:31:53 +04:00
|
|
|
static void usb_xhci_exit(PCIDevice *dev)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
XHCIState *xhci = XHCI(dev);
|
|
|
|
|
2014-06-04 12:31:55 +04:00
|
|
|
trace_usb_xhci_exit();
|
|
|
|
|
2014-06-04 12:31:53 +04:00
|
|
|
for (i = 0; i < xhci->numslots; i++) {
|
|
|
|
xhci_disable_slot(xhci, i + 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (xhci->mfwrap_timer) {
|
|
|
|
timer_del(xhci->mfwrap_timer);
|
|
|
|
timer_free(xhci->mfwrap_timer);
|
|
|
|
xhci->mfwrap_timer = NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
memory_region_del_subregion(&xhci->mem, &xhci->mem_cap);
|
|
|
|
memory_region_del_subregion(&xhci->mem, &xhci->mem_oper);
|
|
|
|
memory_region_del_subregion(&xhci->mem, &xhci->mem_runtime);
|
|
|
|
memory_region_del_subregion(&xhci->mem, &xhci->mem_doorbell);
|
|
|
|
|
|
|
|
for (i = 0; i < xhci->numports; i++) {
|
|
|
|
XHCIPort *port = &xhci->ports[i];
|
|
|
|
memory_region_del_subregion(&xhci->mem, &port->mem);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* destroy msix memory region */
|
|
|
|
if (dev->msix_table && dev->msix_pba
|
|
|
|
&& dev->msix_entry_used) {
|
2016-09-13 13:20:03 +03:00
|
|
|
msix_uninit(dev, &xhci->mem, &xhci->mem);
|
2014-06-04 12:31:53 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
usb_bus_release(&xhci->bus);
|
|
|
|
}
|
|
|
|
|
2013-03-21 13:55:35 +04:00
|
|
|
static int usb_xhci_post_load(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
XHCIState *xhci = opaque;
|
2013-06-30 15:38:41 +04:00
|
|
|
PCIDevice *pci_dev = PCI_DEVICE(xhci);
|
2013-03-21 13:55:35 +04:00
|
|
|
XHCISlot *slot;
|
|
|
|
XHCIEPContext *epctx;
|
|
|
|
dma_addr_t dcbaap, pctx;
|
|
|
|
uint32_t slot_ctx[4];
|
|
|
|
uint32_t ep_ctx[5];
|
|
|
|
int slotid, epid, state, intr;
|
|
|
|
|
|
|
|
dcbaap = xhci_addr64(xhci->dcbaap_low, xhci->dcbaap_high);
|
|
|
|
|
|
|
|
for (slotid = 1; slotid <= xhci->numslots; slotid++) {
|
|
|
|
slot = &xhci->slots[slotid-1];
|
|
|
|
if (!slot->addressed) {
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
slot->ctx =
|
2013-06-30 15:38:41 +04:00
|
|
|
xhci_mask64(ldq_le_pci_dma(pci_dev, dcbaap + 8 * slotid));
|
2013-03-21 13:55:35 +04:00
|
|
|
xhci_dma_read_u32s(xhci, slot->ctx, slot_ctx, sizeof(slot_ctx));
|
|
|
|
slot->uport = xhci_lookup_uport(xhci, slot_ctx);
|
2014-11-07 12:41:25 +03:00
|
|
|
if (!slot->uport) {
|
|
|
|
/* should not happen, but may trigger on guest bugs */
|
|
|
|
slot->enabled = 0;
|
|
|
|
slot->addressed = 0;
|
|
|
|
continue;
|
|
|
|
}
|
2013-03-21 13:55:35 +04:00
|
|
|
assert(slot->uport && slot->uport->dev);
|
|
|
|
|
2014-01-29 20:03:10 +04:00
|
|
|
for (epid = 1; epid <= 31; epid++) {
|
2013-03-21 13:55:35 +04:00
|
|
|
pctx = slot->ctx + 32 * epid;
|
|
|
|
xhci_dma_read_u32s(xhci, pctx, ep_ctx, sizeof(ep_ctx));
|
|
|
|
state = ep_ctx[0] & EP_STATE_MASK;
|
|
|
|
if (state == EP_DISABLED) {
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
epctx = xhci_alloc_epctx(xhci, slotid, epid);
|
|
|
|
slot->eps[epid-1] = epctx;
|
|
|
|
xhci_init_epctx(epctx, pctx, ep_ctx);
|
|
|
|
epctx->state = state;
|
|
|
|
if (state == EP_RUNNING) {
|
|
|
|
/* kick endpoint after vmload is finished */
|
2013-08-21 19:03:08 +04:00
|
|
|
timer_mod(epctx->kick_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
|
2013-03-21 13:55:35 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
for (intr = 0; intr < xhci->numintrs; intr++) {
|
|
|
|
if (xhci->intr[intr].msix_used) {
|
2013-06-30 15:38:41 +04:00
|
|
|
msix_vector_use(pci_dev, intr);
|
2013-03-21 13:55:35 +04:00
|
|
|
} else {
|
2013-06-30 15:38:41 +04:00
|
|
|
msix_vector_unuse(pci_dev, intr);
|
2013-03-21 13:55:35 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const VMStateDescription vmstate_xhci_ring = {
|
|
|
|
.name = "xhci-ring",
|
|
|
|
.version_id = 1,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_UINT64(dequeue, XHCIRing),
|
|
|
|
VMSTATE_BOOL(ccs, XHCIRing),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static const VMStateDescription vmstate_xhci_port = {
|
|
|
|
.name = "xhci-port",
|
|
|
|
.version_id = 1,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_UINT32(portsc, XHCIPort),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static const VMStateDescription vmstate_xhci_slot = {
|
|
|
|
.name = "xhci-slot",
|
|
|
|
.version_id = 1,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_BOOL(enabled, XHCISlot),
|
|
|
|
VMSTATE_BOOL(addressed, XHCISlot),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static const VMStateDescription vmstate_xhci_event = {
|
|
|
|
.name = "xhci-event",
|
|
|
|
.version_id = 1,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_UINT32(type, XHCIEvent),
|
|
|
|
VMSTATE_UINT32(ccode, XHCIEvent),
|
|
|
|
VMSTATE_UINT64(ptr, XHCIEvent),
|
|
|
|
VMSTATE_UINT32(length, XHCIEvent),
|
|
|
|
VMSTATE_UINT32(flags, XHCIEvent),
|
|
|
|
VMSTATE_UINT8(slotid, XHCIEvent),
|
|
|
|
VMSTATE_UINT8(epid, XHCIEvent),
|
vmstate_xhci_event: fix unterminated field list
"vmstate_xhci_event" was introduced in commit 37352df3 ("xhci: add live
migration support"), and first released in v1.6.0. The field list in this
VMSD is not terminated with the VMSTATE_END_OF_LIST() macro.
During normal use (ie. migration), the issue is practically invisible,
because the "vmstate_xhci_event" object (with the unterminated field list)
is only ever referenced -- via "vmstate_xhci_intr" -- if xhci_er_full()
returns true, for the "ev_buffer" test. Since that field_exists() check
(apparently) almost always returns false, we almost never traverse
"vmstate_xhci_event" during migration, which hides the bug.
However, Amit's vmstate checker forces recursion into this VMSD as well,
and the lack of VMSTATE_END_OF_LIST() breaks the field list terminator
check (field->name != NULL) in dump_vmstate_vmsd(). The result is
undefined behavior, which in my case translates to infinite recursion
(because the loop happens to overflow into "vmstate_xhci_intr", which then
links back to "vmstate_xhci_event").
Add the missing terminator.
Signed-off-by: Laszlo Ersek <lersek@redhat.com>
Reviewed-by: Amit Shah <amit.shah@redhat.com>
Reviewed-by: Paolo Bonzini <pbonzini@redhat.com>
Cc: qemu-stable@nongnu.org
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2014-07-22 19:26:41 +04:00
|
|
|
VMSTATE_END_OF_LIST()
|
2013-03-21 13:55:35 +04:00
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static bool xhci_er_full(void *opaque, int version_id)
|
|
|
|
{
|
2017-02-06 14:55:36 +03:00
|
|
|
return false;
|
2013-03-21 13:55:35 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
static const VMStateDescription vmstate_xhci_intr = {
|
|
|
|
.name = "xhci-intr",
|
|
|
|
.version_id = 1,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
/* registers */
|
|
|
|
VMSTATE_UINT32(iman, XHCIInterrupter),
|
|
|
|
VMSTATE_UINT32(imod, XHCIInterrupter),
|
|
|
|
VMSTATE_UINT32(erstsz, XHCIInterrupter),
|
|
|
|
VMSTATE_UINT32(erstba_low, XHCIInterrupter),
|
|
|
|
VMSTATE_UINT32(erstba_high, XHCIInterrupter),
|
|
|
|
VMSTATE_UINT32(erdp_low, XHCIInterrupter),
|
|
|
|
VMSTATE_UINT32(erdp_high, XHCIInterrupter),
|
|
|
|
|
|
|
|
/* state */
|
|
|
|
VMSTATE_BOOL(msix_used, XHCIInterrupter),
|
|
|
|
VMSTATE_BOOL(er_pcs, XHCIInterrupter),
|
|
|
|
VMSTATE_UINT64(er_start, XHCIInterrupter),
|
|
|
|
VMSTATE_UINT32(er_size, XHCIInterrupter),
|
|
|
|
VMSTATE_UINT32(er_ep_idx, XHCIInterrupter),
|
|
|
|
|
|
|
|
/* event queue (used if ring is full) */
|
2017-02-06 14:55:36 +03:00
|
|
|
VMSTATE_BOOL(er_full_unused, XHCIInterrupter),
|
2013-03-21 13:55:35 +04:00
|
|
|
VMSTATE_UINT32_TEST(ev_buffer_put, XHCIInterrupter, xhci_er_full),
|
|
|
|
VMSTATE_UINT32_TEST(ev_buffer_get, XHCIInterrupter, xhci_er_full),
|
|
|
|
VMSTATE_STRUCT_ARRAY_TEST(ev_buffer, XHCIInterrupter, EV_QUEUE,
|
|
|
|
xhci_er_full, 1,
|
|
|
|
vmstate_xhci_event, XHCIEvent),
|
|
|
|
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2011-02-27 23:09:09 +03:00
|
|
|
static const VMStateDescription vmstate_xhci = {
|
|
|
|
.name = "xhci",
|
2013-03-21 13:55:35 +04:00
|
|
|
.version_id = 1,
|
|
|
|
.post_load = usb_xhci_post_load,
|
|
|
|
.fields = (VMStateField[]) {
|
2016-12-14 22:58:29 +03:00
|
|
|
VMSTATE_PCI_DEVICE(parent_obj, XHCIState),
|
2013-06-30 15:38:41 +04:00
|
|
|
VMSTATE_MSIX(parent_obj, XHCIState),
|
2013-03-21 13:55:35 +04:00
|
|
|
|
|
|
|
VMSTATE_STRUCT_VARRAY_UINT32(ports, XHCIState, numports, 1,
|
|
|
|
vmstate_xhci_port, XHCIPort),
|
|
|
|
VMSTATE_STRUCT_VARRAY_UINT32(slots, XHCIState, numslots, 1,
|
|
|
|
vmstate_xhci_slot, XHCISlot),
|
|
|
|
VMSTATE_STRUCT_VARRAY_UINT32(intr, XHCIState, numintrs, 1,
|
|
|
|
vmstate_xhci_intr, XHCIInterrupter),
|
|
|
|
|
|
|
|
/* Operational Registers */
|
|
|
|
VMSTATE_UINT32(usbcmd, XHCIState),
|
|
|
|
VMSTATE_UINT32(usbsts, XHCIState),
|
|
|
|
VMSTATE_UINT32(dnctrl, XHCIState),
|
|
|
|
VMSTATE_UINT32(crcr_low, XHCIState),
|
|
|
|
VMSTATE_UINT32(crcr_high, XHCIState),
|
|
|
|
VMSTATE_UINT32(dcbaap_low, XHCIState),
|
|
|
|
VMSTATE_UINT32(dcbaap_high, XHCIState),
|
|
|
|
VMSTATE_UINT32(config, XHCIState),
|
|
|
|
|
|
|
|
/* Runtime Registers & state */
|
|
|
|
VMSTATE_INT64(mfindex_start, XHCIState),
|
2015-01-08 12:18:59 +03:00
|
|
|
VMSTATE_TIMER_PTR(mfwrap_timer, XHCIState),
|
2013-03-21 13:55:35 +04:00
|
|
|
VMSTATE_STRUCT(cmd_ring, XHCIState, 1, vmstate_xhci_ring, XHCIRing),
|
|
|
|
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
2011-02-27 23:09:09 +03:00
|
|
|
};
|
|
|
|
|
2017-02-21 10:50:31 +03:00
|
|
|
static Property xhci_properties[] = {
|
|
|
|
DEFINE_PROP_BIT("streams", XHCIState, flags,
|
|
|
|
XHCI_FLAG_ENABLE_STREAMS, true),
|
2012-10-24 13:49:30 +04:00
|
|
|
DEFINE_PROP_UINT32("p2", XHCIState, numports_2, 4),
|
|
|
|
DEFINE_PROP_UINT32("p3", XHCIState, numports_3, 4),
|
2011-12-08 07:34:16 +04:00
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
2018-01-16 15:34:56 +03:00
|
|
|
static void xhci_instance_init(Object *obj)
|
|
|
|
{
|
|
|
|
/* QEMU_PCI_CAP_EXPRESS initialization does not depend on QEMU command
|
|
|
|
* line, therefore, no need to wait to realize like other devices */
|
|
|
|
PCI_DEVICE(obj)->cap_present |= QEMU_PCI_CAP_EXPRESS;
|
|
|
|
}
|
|
|
|
|
2011-12-04 22:22:06 +04:00
|
|
|
static void xhci_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
|
2011-12-08 07:34:16 +04:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2011-12-04 22:22:06 +04:00
|
|
|
|
2011-12-08 07:34:16 +04:00
|
|
|
dc->vmsd = &vmstate_xhci;
|
|
|
|
dc->props = xhci_properties;
|
2012-05-11 18:36:37 +04:00
|
|
|
dc->reset = xhci_reset;
|
2013-07-29 18:17:45 +04:00
|
|
|
set_bit(DEVICE_CATEGORY_USB, dc->categories);
|
2015-01-19 17:52:30 +03:00
|
|
|
k->realize = usb_xhci_realize;
|
2014-06-04 12:31:53 +04:00
|
|
|
k->exit = usb_xhci_exit;
|
2011-12-04 22:22:06 +04:00
|
|
|
k->class_id = PCI_CLASS_SERIAL_USB;
|
|
|
|
}
|
|
|
|
|
2013-01-10 19:19:07 +04:00
|
|
|
static const TypeInfo xhci_info = {
|
2013-06-24 10:52:45 +04:00
|
|
|
.name = TYPE_XHCI,
|
2011-12-08 07:34:16 +04:00
|
|
|
.parent = TYPE_PCI_DEVICE,
|
|
|
|
.instance_size = sizeof(XHCIState),
|
|
|
|
.class_init = xhci_class_init,
|
2018-01-16 15:34:56 +03:00
|
|
|
.instance_init = xhci_instance_init,
|
2017-02-06 14:55:37 +03:00
|
|
|
.abstract = true,
|
2017-09-27 22:56:32 +03:00
|
|
|
.interfaces = (InterfaceInfo[]) {
|
|
|
|
{ INTERFACE_PCIE_DEVICE },
|
|
|
|
{ INTERFACE_CONVENTIONAL_PCI_DEVICE },
|
|
|
|
{ }
|
|
|
|
},
|
2017-02-06 14:55:37 +03:00
|
|
|
};
|
|
|
|
|
|
|
|
static void qemu_xhci_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
k->vendor_id = PCI_VENDOR_ID_REDHAT;
|
|
|
|
k->device_id = PCI_DEVICE_ID_REDHAT_XHCI;
|
|
|
|
k->revision = 0x01;
|
|
|
|
}
|
|
|
|
|
2017-02-21 10:50:31 +03:00
|
|
|
static void qemu_xhci_instance_init(Object *obj)
|
|
|
|
{
|
|
|
|
XHCIState *xhci = XHCI(obj);
|
|
|
|
|
|
|
|
xhci->msi = ON_OFF_AUTO_OFF;
|
|
|
|
xhci->msix = ON_OFF_AUTO_AUTO;
|
|
|
|
xhci->numintrs = MAXINTRS;
|
|
|
|
xhci->numslots = MAXSLOTS;
|
|
|
|
xhci_set_flag(xhci, XHCI_FLAG_SS_FIRST);
|
|
|
|
}
|
|
|
|
|
2017-02-06 14:55:37 +03:00
|
|
|
static const TypeInfo qemu_xhci_info = {
|
|
|
|
.name = TYPE_QEMU_XHCI,
|
|
|
|
.parent = TYPE_XHCI,
|
|
|
|
.class_init = qemu_xhci_class_init,
|
2017-02-21 10:50:31 +03:00
|
|
|
.instance_init = qemu_xhci_instance_init,
|
2011-02-27 23:09:09 +03:00
|
|
|
};
|
|
|
|
|
2012-02-09 18:20:55 +04:00
|
|
|
static void xhci_register_types(void)
|
2011-02-27 23:09:09 +03:00
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
type_register_static(&xhci_info);
|
2017-02-06 14:55:37 +03:00
|
|
|
type_register_static(&qemu_xhci_info);
|
2011-02-27 23:09:09 +03:00
|
|
|
}
|
2012-02-09 18:20:55 +04:00
|
|
|
|
|
|
|
type_init(xhci_register_types)
|