2007-11-25 04:57:38 +03:00
|
|
|
/*
|
|
|
|
* PXA270-based Intel Mainstone platforms.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2007 by Armin Kuster <akuster@kama-aina.net> or
|
|
|
|
* <akuster@mvista.com>
|
|
|
|
*
|
|
|
|
* Code based on spitz platform by Andrzej Zaborowski <balrog@zabor.org>
|
|
|
|
*
|
|
|
|
* This code is licensed under the GNU GPL v2.
|
2012-01-13 20:44:23 +04:00
|
|
|
*
|
|
|
|
* Contributions after 2012-01-13 are licensed under the terms of the
|
|
|
|
* GNU GPL, version 2 or (at your option) any later version.
|
2007-11-25 04:57:38 +03:00
|
|
|
*/
|
|
|
|
#include "hw.h"
|
|
|
|
#include "pxa.h"
|
|
|
|
#include "arm-misc.h"
|
|
|
|
#include "net.h"
|
|
|
|
#include "devices.h"
|
|
|
|
#include "boards.h"
|
2007-12-02 05:20:03 +03:00
|
|
|
#include "flash.h"
|
2010-08-24 19:22:24 +04:00
|
|
|
#include "blockdev.h"
|
2011-02-12 03:15:24 +03:00
|
|
|
#include "sysbus.h"
|
2011-08-08 22:08:45 +04:00
|
|
|
#include "exec-memory.h"
|
2007-11-25 04:57:38 +03:00
|
|
|
|
2011-02-12 03:15:25 +03:00
|
|
|
/* Device addresses */
|
|
|
|
#define MST_FPGA_PHYS 0x08000000
|
|
|
|
#define MST_ETH_PHYS 0x10000300
|
|
|
|
#define MST_FLASH_0 0x00000000
|
|
|
|
#define MST_FLASH_1 0x04000000
|
|
|
|
|
|
|
|
/* IRQ definitions */
|
|
|
|
#define MMC_IRQ 0
|
|
|
|
#define USIM_IRQ 1
|
|
|
|
#define USBC_IRQ 2
|
|
|
|
#define ETHERNET_IRQ 3
|
|
|
|
#define AC97_IRQ 4
|
|
|
|
#define PEN_IRQ 5
|
|
|
|
#define MSINS_IRQ 6
|
|
|
|
#define EXBRD_IRQ 7
|
|
|
|
#define S0_CD_IRQ 9
|
|
|
|
#define S0_STSCHG_IRQ 10
|
|
|
|
#define S0_IRQ 11
|
|
|
|
#define S1_CD_IRQ 13
|
|
|
|
#define S1_STSCHG_IRQ 14
|
|
|
|
#define S1_IRQ 15
|
|
|
|
|
2007-12-16 15:19:43 +03:00
|
|
|
static struct keymap map[0xE0] = {
|
|
|
|
[0 ... 0xDF] = { -1, -1 },
|
|
|
|
[0x1e] = {0,0}, /* a */
|
|
|
|
[0x30] = {0,1}, /* b */
|
|
|
|
[0x2e] = {0,2}, /* c */
|
|
|
|
[0x20] = {0,3}, /* d */
|
|
|
|
[0x12] = {0,4}, /* e */
|
|
|
|
[0x21] = {0,5}, /* f */
|
|
|
|
[0x22] = {1,0}, /* g */
|
|
|
|
[0x23] = {1,1}, /* h */
|
|
|
|
[0x17] = {1,2}, /* i */
|
|
|
|
[0x24] = {1,3}, /* j */
|
|
|
|
[0x25] = {1,4}, /* k */
|
|
|
|
[0x26] = {1,5}, /* l */
|
|
|
|
[0x32] = {2,0}, /* m */
|
|
|
|
[0x31] = {2,1}, /* n */
|
|
|
|
[0x18] = {2,2}, /* o */
|
|
|
|
[0x19] = {2,3}, /* p */
|
|
|
|
[0x10] = {2,4}, /* q */
|
|
|
|
[0x13] = {2,5}, /* r */
|
|
|
|
[0x1f] = {3,0}, /* s */
|
|
|
|
[0x14] = {3,1}, /* t */
|
|
|
|
[0x16] = {3,2}, /* u */
|
|
|
|
[0x2f] = {3,3}, /* v */
|
|
|
|
[0x11] = {3,4}, /* w */
|
|
|
|
[0x2d] = {3,5}, /* x */
|
|
|
|
[0x15] = {4,2}, /* y */
|
|
|
|
[0x2c] = {4,3}, /* z */
|
|
|
|
[0xc7] = {5,0}, /* Home */
|
|
|
|
[0x2a] = {5,1}, /* shift */
|
|
|
|
[0x39] = {5,2}, /* space */
|
|
|
|
[0x39] = {5,3}, /* space */
|
|
|
|
[0x1c] = {5,5}, /* enter */
|
|
|
|
[0xc8] = {6,0}, /* up */
|
|
|
|
[0xd0] = {6,1}, /* down */
|
|
|
|
[0xcb] = {6,2}, /* left */
|
|
|
|
[0xcd] = {6,3}, /* right */
|
|
|
|
};
|
|
|
|
|
2007-11-25 04:57:38 +03:00
|
|
|
enum mainstone_model_e { mainstone };
|
|
|
|
|
2008-04-24 21:59:27 +04:00
|
|
|
#define MAINSTONE_RAM 0x04000000
|
|
|
|
#define MAINSTONE_ROM 0x00800000
|
|
|
|
#define MAINSTONE_FLASH 0x02000000
|
|
|
|
|
2008-04-15 00:27:51 +04:00
|
|
|
static struct arm_boot_info mainstone_binfo = {
|
|
|
|
.loader_start = PXA2XX_SDRAM_BASE,
|
|
|
|
.ram_size = 0x04000000,
|
|
|
|
};
|
|
|
|
|
2011-08-08 22:08:45 +04:00
|
|
|
static void mainstone_common_init(MemoryRegion *address_space_mem,
|
2012-10-30 11:45:08 +04:00
|
|
|
QEMUMachineInitArgs *args,
|
|
|
|
enum mainstone_model_e model, int arm_id)
|
2007-11-25 04:57:38 +03:00
|
|
|
{
|
2008-01-05 22:29:17 +03:00
|
|
|
uint32_t sector_len = 256 * 1024;
|
2012-10-23 14:30:10 +04:00
|
|
|
hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 };
|
2012-05-14 03:11:15 +04:00
|
|
|
PXA2xxState *mpu;
|
2011-02-12 03:15:24 +03:00
|
|
|
DeviceState *mst_irq;
|
2009-07-22 18:42:57 +04:00
|
|
|
DriveInfo *dinfo;
|
|
|
|
int i;
|
2011-08-25 23:39:18 +04:00
|
|
|
int be;
|
2011-08-08 22:08:45 +04:00
|
|
|
MemoryRegion *rom = g_new(MemoryRegion, 1);
|
2012-10-30 11:45:08 +04:00
|
|
|
const char *cpu_model = args->cpu_model;
|
2007-11-25 04:57:38 +03:00
|
|
|
|
|
|
|
if (!cpu_model)
|
|
|
|
cpu_model = "pxa270-c5";
|
|
|
|
|
|
|
|
/* Setup CPU & memory */
|
2012-05-14 03:11:15 +04:00
|
|
|
mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size, cpu_model);
|
2011-12-20 17:59:12 +04:00
|
|
|
memory_region_init_ram(rom, "mainstone.rom", MAINSTONE_ROM);
|
|
|
|
vmstate_register_ram_global(rom);
|
2011-08-08 22:08:45 +04:00
|
|
|
memory_region_set_readonly(rom, true);
|
|
|
|
memory_region_add_subregion(address_space_mem, 0, rom);
|
2007-11-25 04:57:38 +03:00
|
|
|
|
2010-03-29 23:23:56 +04:00
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
2011-08-25 23:39:18 +04:00
|
|
|
be = 1;
|
2010-03-29 23:23:56 +04:00
|
|
|
#else
|
2011-08-25 23:39:18 +04:00
|
|
|
be = 0;
|
2010-03-29 23:23:56 +04:00
|
|
|
#endif
|
2007-12-02 07:51:10 +03:00
|
|
|
/* There are two 32MiB flash devices on the board */
|
2008-01-05 22:29:17 +03:00
|
|
|
for (i = 0; i < 2; i ++) {
|
2009-07-22 18:42:57 +04:00
|
|
|
dinfo = drive_get(IF_PFLASH, 0, i);
|
|
|
|
if (!dinfo) {
|
2008-01-05 22:29:17 +03:00
|
|
|
fprintf(stderr, "Two flash images must be given with the "
|
|
|
|
"'pflash' parameter\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
|
2011-08-04 16:55:30 +04:00
|
|
|
if (!pflash_cfi01_register(mainstone_flash_base[i], NULL,
|
|
|
|
i ? "mainstone.flash1" : "mainstone.flash0",
|
|
|
|
MAINSTONE_FLASH,
|
2011-08-25 23:39:18 +04:00
|
|
|
dinfo->bdrv, sector_len,
|
|
|
|
MAINSTONE_FLASH / sector_len, 4, 0, 0, 0, 0,
|
|
|
|
be)) {
|
2008-01-05 22:29:17 +03:00
|
|
|
fprintf(stderr, "qemu: Error registering flash memory.\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2007-12-02 07:51:10 +03:00
|
|
|
}
|
2007-12-02 05:20:03 +03:00
|
|
|
|
2011-02-12 03:15:24 +03:00
|
|
|
mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS,
|
2012-05-14 03:11:15 +04:00
|
|
|
qdev_get_gpio_in(mpu->gpio, 0));
|
2007-12-09 05:38:34 +03:00
|
|
|
|
2007-12-16 15:19:43 +03:00
|
|
|
/* setup keypad */
|
|
|
|
printf("map addr %p\n", &map);
|
2012-05-14 03:11:15 +04:00
|
|
|
pxa27x_register_keypad(mpu->kp, map, 0xe0);
|
2007-12-16 15:19:43 +03:00
|
|
|
|
2007-12-09 05:38:34 +03:00
|
|
|
/* MMC/SD host */
|
2012-05-14 03:11:15 +04:00
|
|
|
pxa2xx_mmci_handlers(mpu->mmc, NULL, qdev_get_gpio_in(mst_irq, MMC_IRQ));
|
2007-12-09 05:38:34 +03:00
|
|
|
|
2012-05-14 03:11:15 +04:00
|
|
|
pxa2xx_pcmcia_set_irq_cb(mpu->pcmcia[0],
|
2011-03-04 03:54:59 +03:00
|
|
|
qdev_get_gpio_in(mst_irq, S0_IRQ),
|
|
|
|
qdev_get_gpio_in(mst_irq, S0_CD_IRQ));
|
2012-05-14 03:11:15 +04:00
|
|
|
pxa2xx_pcmcia_set_irq_cb(mpu->pcmcia[1],
|
2011-03-04 03:54:59 +03:00
|
|
|
qdev_get_gpio_in(mst_irq, S1_IRQ),
|
|
|
|
qdev_get_gpio_in(mst_irq, S1_CD_IRQ));
|
|
|
|
|
2011-02-12 03:15:24 +03:00
|
|
|
smc91c111_init(&nd_table[0], MST_ETH_PHYS,
|
|
|
|
qdev_get_gpio_in(mst_irq, ETHERNET_IRQ));
|
2007-11-25 04:57:38 +03:00
|
|
|
|
2012-10-30 11:45:08 +04:00
|
|
|
mainstone_binfo.kernel_filename = args->kernel_filename;
|
|
|
|
mainstone_binfo.kernel_cmdline = args->kernel_cmdline;
|
|
|
|
mainstone_binfo.initrd_filename = args->initrd_filename;
|
2008-04-15 00:27:51 +04:00
|
|
|
mainstone_binfo.board_id = arm_id;
|
2012-05-14 04:39:57 +04:00
|
|
|
arm_load_kernel(mpu->cpu, &mainstone_binfo);
|
2007-11-25 04:57:38 +03:00
|
|
|
}
|
|
|
|
|
2012-10-16 00:22:02 +04:00
|
|
|
static void mainstone_init(QEMUMachineInitArgs *args)
|
2007-11-25 04:57:38 +03:00
|
|
|
{
|
2012-10-30 11:45:08 +04:00
|
|
|
mainstone_common_init(get_system_memory(), args, mainstone, 0x196);
|
2007-11-25 04:57:38 +03:00
|
|
|
}
|
|
|
|
|
2009-05-21 03:38:09 +04:00
|
|
|
static QEMUMachine mainstone2_machine = {
|
2008-10-08 00:34:35 +04:00
|
|
|
.name = "mainstone",
|
|
|
|
.desc = "Mainstone II (PXA27x)",
|
|
|
|
.init = mainstone_init,
|
2007-11-25 04:57:38 +03:00
|
|
|
};
|
2009-05-21 03:38:09 +04:00
|
|
|
|
|
|
|
static void mainstone_machine_init(void)
|
|
|
|
{
|
|
|
|
qemu_register_machine(&mainstone2_machine);
|
|
|
|
}
|
|
|
|
|
|
|
|
machine_init(mainstone_machine_init);
|