2012-02-11 20:26:17 +04:00
|
|
|
/*
|
|
|
|
* QEMU SuperH CPU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see
|
|
|
|
* <http://www.gnu.org/licenses/lgpl-2.1.html>
|
|
|
|
*/
|
|
|
|
#ifndef QEMU_SUPERH_CPU_QOM_H
|
|
|
|
#define QEMU_SUPERH_CPU_QOM_H
|
|
|
|
|
2019-07-09 18:20:52 +03:00
|
|
|
#include "hw/core/cpu.h"
|
2020-09-03 23:43:22 +03:00
|
|
|
#include "qom/object.h"
|
2012-02-11 20:26:17 +04:00
|
|
|
|
|
|
|
#define TYPE_SUPERH_CPU "superh-cpu"
|
|
|
|
|
2017-10-05 16:50:55 +03:00
|
|
|
#define TYPE_SH7750R_CPU SUPERH_CPU_TYPE_NAME("sh7750r")
|
|
|
|
#define TYPE_SH7751R_CPU SUPERH_CPU_TYPE_NAME("sh7751r")
|
|
|
|
#define TYPE_SH7785_CPU SUPERH_CPU_TYPE_NAME("sh7785")
|
2012-11-19 05:42:18 +04:00
|
|
|
|
2022-02-14 19:08:40 +03:00
|
|
|
OBJECT_DECLARE_CPU_TYPE(SuperHCPU, SuperHCPUClass, SUPERH_CPU)
|
2012-02-11 20:26:17 +04:00
|
|
|
|
|
|
|
/**
|
|
|
|
* SuperHCPUClass:
|
2012-04-23 20:16:02 +04:00
|
|
|
* @parent_realize: The parent class' realize handler.
|
2022-11-24 14:50:19 +03:00
|
|
|
* @parent_phases: The parent class' reset phase handlers.
|
2012-11-20 19:15:47 +04:00
|
|
|
* @pvr: Processor Version Register
|
|
|
|
* @prr: Processor Revision Register
|
|
|
|
* @cvr: Cache Version Register
|
2012-02-11 20:26:17 +04:00
|
|
|
*
|
|
|
|
* A SuperH CPU model.
|
|
|
|
*/
|
2020-09-03 23:43:22 +03:00
|
|
|
struct SuperHCPUClass {
|
2012-02-11 20:26:17 +04:00
|
|
|
/*< private >*/
|
|
|
|
CPUClass parent_class;
|
|
|
|
/*< public >*/
|
|
|
|
|
2012-04-23 20:16:02 +04:00
|
|
|
DeviceRealize parent_realize;
|
2022-11-24 14:50:19 +03:00
|
|
|
ResettablePhases parent_phases;
|
2012-11-19 05:42:18 +04:00
|
|
|
|
2012-11-20 19:15:47 +04:00
|
|
|
uint32_t pvr;
|
|
|
|
uint32_t prr;
|
|
|
|
uint32_t cvr;
|
2020-09-03 23:43:22 +03:00
|
|
|
};
|
2012-02-11 20:26:17 +04:00
|
|
|
|
2013-02-02 13:57:51 +04:00
|
|
|
|
2012-02-11 20:26:17 +04:00
|
|
|
#endif
|