2006-09-10 23:25:12 +04:00
|
|
|
/*
|
|
|
|
* QEMU Crystal CS4231 audio chip emulation
|
|
|
|
*
|
|
|
|
* Copyright (c) 2006 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2009-07-16 17:47:45 +04:00
|
|
|
|
|
|
|
#include "sysbus.h"
|
2010-10-31 12:24:14 +03:00
|
|
|
#include "trace.h"
|
2006-09-10 23:25:12 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* In addition to Crystal CS4231 there is a DMA controller on Sparc.
|
|
|
|
*/
|
2008-12-02 20:47:02 +03:00
|
|
|
#define CS_SIZE 0x40
|
2006-09-10 23:25:12 +04:00
|
|
|
#define CS_REGS 16
|
|
|
|
#define CS_DREGS 32
|
|
|
|
#define CS_MAXDREG (CS_DREGS - 1)
|
|
|
|
|
|
|
|
typedef struct CSState {
|
2009-07-16 17:47:45 +04:00
|
|
|
SysBusDevice busdev;
|
2011-11-09 18:10:07 +04:00
|
|
|
MemoryRegion iomem;
|
2009-07-16 17:47:45 +04:00
|
|
|
qemu_irq irq;
|
2006-09-10 23:25:12 +04:00
|
|
|
uint32_t regs[CS_REGS];
|
|
|
|
uint8_t dregs[CS_DREGS];
|
|
|
|
} CSState;
|
|
|
|
|
|
|
|
#define CS_RAP(s) ((s)->regs[0] & CS_MAXDREG)
|
|
|
|
#define CS_VER 0xa0
|
|
|
|
#define CS_CDC_VER 0x8a
|
|
|
|
|
2009-10-24 20:20:32 +04:00
|
|
|
static void cs_reset(DeviceState *d)
|
2006-09-10 23:25:12 +04:00
|
|
|
{
|
2009-10-24 20:20:32 +04:00
|
|
|
CSState *s = container_of(d, CSState, busdev.qdev);
|
2006-09-10 23:25:12 +04:00
|
|
|
|
|
|
|
memset(s->regs, 0, CS_REGS * 4);
|
|
|
|
memset(s->dregs, 0, CS_DREGS);
|
|
|
|
s->dregs[12] = CS_CDC_VER;
|
|
|
|
s->dregs[25] = CS_VER;
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static uint64_t cs_mem_read(void *opaque, hwaddr addr,
|
2011-11-09 18:10:07 +04:00
|
|
|
unsigned size)
|
2006-09-10 23:25:12 +04:00
|
|
|
{
|
|
|
|
CSState *s = opaque;
|
|
|
|
uint32_t saddr, ret;
|
|
|
|
|
2008-12-02 20:47:02 +03:00
|
|
|
saddr = addr >> 2;
|
2006-09-10 23:25:12 +04:00
|
|
|
switch (saddr) {
|
|
|
|
case 1:
|
|
|
|
switch (CS_RAP(s)) {
|
|
|
|
case 3: // Write only
|
|
|
|
ret = 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
ret = s->dregs[CS_RAP(s)];
|
|
|
|
break;
|
|
|
|
}
|
2010-10-31 12:24:14 +03:00
|
|
|
trace_cs4231_mem_readl_dreg(CS_RAP(s), ret);
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2006-09-10 23:25:12 +04:00
|
|
|
default:
|
|
|
|
ret = s->regs[saddr];
|
2010-10-31 12:24:14 +03:00
|
|
|
trace_cs4231_mem_readl_reg(saddr, ret);
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2006-09-10 23:25:12 +04:00
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2012-10-23 14:30:10 +04:00
|
|
|
static void cs_mem_write(void *opaque, hwaddr addr,
|
2011-11-09 18:10:07 +04:00
|
|
|
uint64_t val, unsigned size)
|
2006-09-10 23:25:12 +04:00
|
|
|
{
|
|
|
|
CSState *s = opaque;
|
|
|
|
uint32_t saddr;
|
|
|
|
|
2008-12-02 20:47:02 +03:00
|
|
|
saddr = addr >> 2;
|
2010-10-31 12:24:14 +03:00
|
|
|
trace_cs4231_mem_writel_reg(saddr, s->regs[saddr], val);
|
2006-09-10 23:25:12 +04:00
|
|
|
switch (saddr) {
|
|
|
|
case 1:
|
2010-10-31 12:24:14 +03:00
|
|
|
trace_cs4231_mem_writel_dreg(CS_RAP(s), s->dregs[CS_RAP(s)], val);
|
2006-09-10 23:25:12 +04:00
|
|
|
switch(CS_RAP(s)) {
|
|
|
|
case 11:
|
|
|
|
case 25: // Read only
|
|
|
|
break;
|
|
|
|
case 12:
|
|
|
|
val &= 0x40;
|
|
|
|
val |= CS_CDC_VER; // Codec version
|
|
|
|
s->dregs[CS_RAP(s)] = val;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
s->dregs[CS_RAP(s)] = val;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 2: // Read only
|
|
|
|
break;
|
|
|
|
case 4:
|
2009-10-24 20:20:32 +04:00
|
|
|
if (val & 1) {
|
|
|
|
cs_reset(&s->busdev.qdev);
|
|
|
|
}
|
2006-09-10 23:25:12 +04:00
|
|
|
val &= 0x7f;
|
|
|
|
s->regs[saddr] = val;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
s->regs[saddr] = val;
|
2007-10-06 15:28:21 +04:00
|
|
|
break;
|
2006-09-10 23:25:12 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-09 18:10:07 +04:00
|
|
|
static const MemoryRegionOps cs_mem_ops = {
|
|
|
|
.read = cs_mem_read,
|
|
|
|
.write = cs_mem_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2006-09-10 23:25:12 +04:00
|
|
|
};
|
|
|
|
|
2009-10-24 20:20:32 +04:00
|
|
|
static const VMStateDescription vmstate_cs4231 = {
|
|
|
|
.name ="cs4231",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.minimum_version_id_old = 1,
|
|
|
|
.fields = (VMStateField []) {
|
|
|
|
VMSTATE_UINT32_ARRAY(regs, CSState, CS_REGS),
|
|
|
|
VMSTATE_UINT8_ARRAY(dregs, CSState, CS_DREGS),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
2006-09-10 23:25:12 +04:00
|
|
|
|
2009-08-14 12:36:05 +04:00
|
|
|
static int cs4231_init1(SysBusDevice *dev)
|
2006-09-10 23:25:12 +04:00
|
|
|
{
|
2009-07-16 17:47:45 +04:00
|
|
|
CSState *s = FROM_SYSBUS(CSState, dev);
|
2006-09-10 23:25:12 +04:00
|
|
|
|
2011-11-09 18:10:07 +04:00
|
|
|
memory_region_init_io(&s->iomem, &cs_mem_ops, s, "cs4321", CS_SIZE);
|
2011-11-27 13:38:10 +04:00
|
|
|
sysbus_init_mmio(dev, &s->iomem);
|
2009-07-16 17:47:45 +04:00
|
|
|
sysbus_init_irq(dev, &s->irq);
|
2006-09-10 23:25:12 +04:00
|
|
|
|
2009-08-14 12:36:05 +04:00
|
|
|
return 0;
|
2006-09-10 23:25:12 +04:00
|
|
|
}
|
2009-07-16 17:47:45 +04:00
|
|
|
|
2012-01-24 23:12:29 +04:00
|
|
|
static Property cs4231_properties[] = {
|
|
|
|
{.name = NULL},
|
|
|
|
};
|
|
|
|
|
|
|
|
static void cs4231_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-01-24 23:12:29 +04:00
|
|
|
SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
k->init = cs4231_init1;
|
2011-12-08 07:34:16 +04:00
|
|
|
dc->reset = cs_reset;
|
|
|
|
dc->vmsd = &vmstate_cs4231;
|
|
|
|
dc->props = cs4231_properties;
|
2012-01-24 23:12:29 +04:00
|
|
|
}
|
|
|
|
|
2011-12-08 07:34:16 +04:00
|
|
|
static TypeInfo cs4231_info = {
|
|
|
|
.name = "SUNW,CS4231",
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(CSState),
|
|
|
|
.class_init = cs4231_class_init,
|
2009-07-16 17:47:45 +04:00
|
|
|
};
|
|
|
|
|
2012-02-09 18:20:55 +04:00
|
|
|
static void cs4231_register_types(void)
|
2009-07-16 17:47:45 +04:00
|
|
|
{
|
2011-12-08 07:34:16 +04:00
|
|
|
type_register_static(&cs4231_info);
|
2009-07-16 17:47:45 +04:00
|
|
|
}
|
|
|
|
|
2012-02-09 18:20:55 +04:00
|
|
|
type_init(cs4231_register_types)
|