2010-07-12 14:36:40 +04:00
|
|
|
#ifndef QEMU_PCI_INTERNALS_H
|
|
|
|
#define QEMU_PCI_INTERNALS_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This header files is private to pci.c and pci_bridge.c
|
|
|
|
* So following structures are opaque to others and shouldn't be
|
|
|
|
* accessed.
|
2010-07-13 08:01:42 +04:00
|
|
|
*
|
|
|
|
* For pci-to-pci bridge needs to include this header file to embed
|
|
|
|
* PCIBridge in its structure or to get sizeof(PCIBridge),
|
|
|
|
* However, they shouldn't access those following members directly.
|
|
|
|
* Use accessor function in pci.h, pci_bridge.h
|
2010-07-12 14:36:40 +04:00
|
|
|
*/
|
|
|
|
|
2012-05-02 11:00:20 +04:00
|
|
|
#define TYPE_PCI_BUS "PCI"
|
|
|
|
#define PCI_BUS(obj) OBJECT_CHECK(PCIBus, (obj), TYPE_PCI_BUS)
|
2010-07-12 14:36:40 +04:00
|
|
|
|
|
|
|
struct PCIBus {
|
|
|
|
BusState qbus;
|
2011-01-27 09:56:39 +03:00
|
|
|
uint8_t devfn_min;
|
2010-07-12 14:36:40 +04:00
|
|
|
pci_set_irq_fn set_irq;
|
|
|
|
pci_map_irq_fn map_irq;
|
|
|
|
pci_hotplug_fn hotplug;
|
|
|
|
DeviceState *hotplug_qdev;
|
|
|
|
void *irq_opaque;
|
2011-01-27 09:56:35 +03:00
|
|
|
PCIDevice *devices[PCI_SLOT_MAX * PCI_FUNC_MAX];
|
2010-07-12 14:36:40 +04:00
|
|
|
PCIDevice *parent_dev;
|
2011-08-08 17:09:05 +04:00
|
|
|
MemoryRegion *address_space_mem;
|
|
|
|
MemoryRegion *address_space_io;
|
2010-07-12 14:36:40 +04:00
|
|
|
|
|
|
|
QLIST_HEAD(, PCIBus) child; /* this will be replaced by qdev later */
|
|
|
|
QLIST_ENTRY(PCIBus) sibling;/* this will be replaced by qdev later */
|
|
|
|
|
|
|
|
/* The bus IRQ state is the logical OR of the connected devices.
|
|
|
|
Keep a count of the number of devices with raised IRQs. */
|
|
|
|
int nirq;
|
|
|
|
int *irq_count;
|
|
|
|
};
|
|
|
|
|
2010-07-13 08:01:42 +04:00
|
|
|
struct PCIBridge {
|
2010-07-12 14:36:40 +04:00
|
|
|
PCIDevice dev;
|
2010-07-13 08:01:42 +04:00
|
|
|
|
|
|
|
/* private member */
|
2010-07-13 08:01:40 +04:00
|
|
|
PCIBus sec_bus;
|
2011-09-06 21:58:22 +04:00
|
|
|
/*
|
|
|
|
* Memory regions for the bridge's address spaces. These regions are not
|
|
|
|
* directly added to system_memory/system_io or its descendants.
|
|
|
|
* Bridge's secondary bus points to these, so that devices
|
|
|
|
* under the bridge see these regions as its address spaces.
|
|
|
|
* The regions are as large as the entire address space -
|
|
|
|
* they don't take into account any windows.
|
|
|
|
*/
|
|
|
|
MemoryRegion address_space_mem;
|
|
|
|
MemoryRegion address_space_io;
|
|
|
|
/*
|
|
|
|
* Aliases for each of the address space windows that the bridge
|
|
|
|
* can forward. Mapped into the bridge's parent's address space,
|
|
|
|
* as subregions.
|
|
|
|
*/
|
2011-09-04 17:50:55 +04:00
|
|
|
MemoryRegion alias_pref_mem;
|
|
|
|
MemoryRegion alias_mem;
|
|
|
|
MemoryRegion alias_io;
|
2010-07-13 08:01:42 +04:00
|
|
|
pci_map_irq_fn map_irq;
|
|
|
|
const char *bus_name;
|
|
|
|
};
|
2010-07-12 14:36:40 +04:00
|
|
|
|
|
|
|
#endif /* QEMU_PCI_INTERNALS_H */
|