2007-11-17 20:14:51 +03:00
|
|
|
#include "hw.h"
|
|
|
|
#include "mips.h"
|
|
|
|
#include "qemu-timer.h"
|
2006-12-07 00:38:37 +03:00
|
|
|
|
2008-04-11 08:55:31 +04:00
|
|
|
#define TIMER_FREQ 100 * 1000 * 1000
|
|
|
|
|
2006-12-07 00:38:37 +03:00
|
|
|
/* XXX: do not use a global */
|
|
|
|
uint32_t cpu_mips_get_random (CPUState *env)
|
|
|
|
{
|
2009-01-08 21:48:12 +03:00
|
|
|
static uint32_t lfsr = 1;
|
|
|
|
static uint32_t prev_idx = 0;
|
2006-12-07 00:38:37 +03:00
|
|
|
uint32_t idx;
|
2009-01-08 21:48:12 +03:00
|
|
|
/* Don't return same value twice, so get another value */
|
|
|
|
do {
|
|
|
|
lfsr = (lfsr >> 1) ^ (-(lfsr & 1u) & 0xd0000001u);
|
|
|
|
idx = lfsr % (env->tlb->nb_tlb - env->CP0_Wired) + env->CP0_Wired;
|
|
|
|
} while (idx == prev_idx);
|
|
|
|
prev_idx = idx;
|
2006-12-07 00:38:37 +03:00
|
|
|
return idx;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* MIPS R4K timer */
|
|
|
|
uint32_t cpu_mips_get_count (CPUState *env)
|
|
|
|
{
|
2007-09-25 20:53:15 +04:00
|
|
|
if (env->CP0_Cause & (1 << CP0Ca_DC))
|
|
|
|
return env->CP0_Count;
|
|
|
|
else
|
|
|
|
return env->CP0_Count +
|
|
|
|
(uint32_t)muldiv64(qemu_get_clock(vm_clock),
|
2008-04-11 08:55:31 +04:00
|
|
|
TIMER_FREQ, ticks_per_sec);
|
2006-12-07 00:38:37 +03:00
|
|
|
}
|
|
|
|
|
2008-04-11 08:55:31 +04:00
|
|
|
static void cpu_mips_timer_update(CPUState *env)
|
2006-12-07 00:38:37 +03:00
|
|
|
{
|
|
|
|
uint64_t now, next;
|
2008-04-11 08:55:31 +04:00
|
|
|
uint32_t wait;
|
2007-03-18 15:43:40 +03:00
|
|
|
|
2006-12-07 00:38:37 +03:00
|
|
|
now = qemu_get_clock(vm_clock);
|
2008-04-11 08:55:31 +04:00
|
|
|
wait = env->CP0_Compare - env->CP0_Count -
|
|
|
|
(uint32_t)muldiv64(now, TIMER_FREQ, ticks_per_sec);
|
|
|
|
next = now + muldiv64(wait, ticks_per_sec, TIMER_FREQ);
|
2006-12-07 00:38:37 +03:00
|
|
|
qemu_mod_timer(env->timer, next);
|
|
|
|
}
|
|
|
|
|
2008-04-11 08:55:31 +04:00
|
|
|
void cpu_mips_store_count (CPUState *env, uint32_t count)
|
2006-12-07 00:38:37 +03:00
|
|
|
{
|
2007-04-06 03:17:40 +04:00
|
|
|
if (env->CP0_Cause & (1 << CP0Ca_DC))
|
2008-04-11 08:55:31 +04:00
|
|
|
env->CP0_Count = count;
|
|
|
|
else {
|
|
|
|
/* Store new count register */
|
|
|
|
env->CP0_Count =
|
|
|
|
count - (uint32_t)muldiv64(qemu_get_clock(vm_clock),
|
|
|
|
TIMER_FREQ, ticks_per_sec);
|
|
|
|
/* Update timer timer */
|
|
|
|
cpu_mips_timer_update(env);
|
|
|
|
}
|
2006-12-07 00:38:37 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void cpu_mips_store_compare (CPUState *env, uint32_t value)
|
|
|
|
{
|
2007-04-06 03:17:40 +04:00
|
|
|
env->CP0_Compare = value;
|
2008-04-11 08:55:31 +04:00
|
|
|
if (!(env->CP0_Cause & (1 << CP0Ca_DC)))
|
|
|
|
cpu_mips_timer_update(env);
|
|
|
|
if (env->insn_flags & ISA_MIPS32R2)
|
2007-03-18 15:43:40 +03:00
|
|
|
env->CP0_Cause &= ~(1 << CP0Ca_TI);
|
2007-09-25 20:53:15 +04:00
|
|
|
qemu_irq_lower(env->irq[(env->CP0_IntCtl >> CP0IntCtl_IPTI) & 0x7]);
|
|
|
|
}
|
|
|
|
|
|
|
|
void cpu_mips_start_count(CPUState *env)
|
|
|
|
{
|
|
|
|
cpu_mips_store_count(env, env->CP0_Count);
|
|
|
|
}
|
|
|
|
|
|
|
|
void cpu_mips_stop_count(CPUState *env)
|
|
|
|
{
|
|
|
|
/* Store the current value */
|
|
|
|
env->CP0_Count += (uint32_t)muldiv64(qemu_get_clock(vm_clock),
|
2008-04-11 08:55:31 +04:00
|
|
|
TIMER_FREQ, ticks_per_sec);
|
2006-12-07 00:38:37 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
static void mips_timer_cb (void *opaque)
|
|
|
|
{
|
|
|
|
CPUState *env;
|
|
|
|
|
|
|
|
env = opaque;
|
|
|
|
#if 0
|
2009-01-16 01:34:14 +03:00
|
|
|
qemu_log("%s\n", __func__);
|
2006-12-07 00:38:37 +03:00
|
|
|
#endif
|
2007-09-25 20:53:15 +04:00
|
|
|
|
|
|
|
if (env->CP0_Cause & (1 << CP0Ca_DC))
|
|
|
|
return;
|
|
|
|
|
2008-06-29 05:03:05 +04:00
|
|
|
/* ??? This callback should occur when the counter is exactly equal to
|
|
|
|
the comparator value. Offset the count by one to avoid immediately
|
|
|
|
retriggering the callback before any virtual time has passed. */
|
|
|
|
env->CP0_Count++;
|
2008-04-11 08:55:31 +04:00
|
|
|
cpu_mips_timer_update(env);
|
2008-06-29 05:03:05 +04:00
|
|
|
env->CP0_Count--;
|
2008-04-11 08:55:31 +04:00
|
|
|
if (env->insn_flags & ISA_MIPS32R2)
|
2007-03-18 15:43:40 +03:00
|
|
|
env->CP0_Cause |= 1 << CP0Ca_TI;
|
2007-09-25 20:53:15 +04:00
|
|
|
qemu_irq_raise(env->irq[(env->CP0_IntCtl >> CP0IntCtl_IPTI) & 0x7]);
|
2006-12-07 00:38:37 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void cpu_mips_clock_init (CPUState *env)
|
|
|
|
{
|
|
|
|
env->timer = qemu_new_timer(vm_clock, &mips_timer_cb, env);
|
|
|
|
env->CP0_Compare = 0;
|
2008-04-11 08:55:31 +04:00
|
|
|
cpu_mips_store_count(env, 1);
|
2006-12-07 00:38:37 +03:00
|
|
|
}
|