2009-12-05 14:44:21 +03:00
|
|
|
/*
|
2012-09-02 11:33:35 +04:00
|
|
|
* S/390 misc helper routines
|
2009-12-05 14:44:21 +03:00
|
|
|
*
|
2011-03-23 12:58:07 +03:00
|
|
|
* Copyright (c) 2009 Ulrich Hecht
|
2009-12-05 14:44:21 +03:00
|
|
|
* Copyright (c) 2009 Alexander Graf
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
2010-03-07 18:48:43 +03:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2009-12-05 14:44:21 +03:00
|
|
|
*/
|
|
|
|
|
2011-07-13 16:44:15 +04:00
|
|
|
#include "cpu.h"
|
2012-12-17 21:19:49 +04:00
|
|
|
#include "exec/memory.h"
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/host-utils.h"
|
2014-04-08 09:31:41 +04:00
|
|
|
#include "exec/helper-proto.h"
|
2011-03-23 12:58:07 +03:00
|
|
|
#include <string.h>
|
2012-12-17 21:20:04 +04:00
|
|
|
#include "sysemu/kvm.h"
|
2012-12-17 21:20:00 +04:00
|
|
|
#include "qemu/timer.h"
|
2015-02-12 20:02:14 +03:00
|
|
|
#include "exec/address-spaces.h"
|
2011-06-23 12:05:12 +04:00
|
|
|
#ifdef CONFIG_KVM
|
|
|
|
#include <linux/kvm.h>
|
|
|
|
#endif
|
2014-03-28 22:42:10 +04:00
|
|
|
#include "exec/cpu_ldst.h"
|
2009-12-05 14:44:21 +03:00
|
|
|
|
2012-09-02 11:33:30 +04:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2013-07-25 18:57:45 +04:00
|
|
|
#include "sysemu/cpus.h"
|
2012-12-17 21:20:04 +04:00
|
|
|
#include "sysemu/sysemu.h"
|
2013-05-21 19:04:58 +04:00
|
|
|
#include "hw/s390x/ebcdic.h"
|
2015-02-12 20:02:14 +03:00
|
|
|
#include "hw/s390x/ipl.h"
|
2009-12-05 14:44:21 +03:00
|
|
|
#endif
|
2011-03-23 12:58:07 +03:00
|
|
|
|
2011-03-23 12:58:07 +03:00
|
|
|
/* #define DEBUG_HELPER */
|
|
|
|
#ifdef DEBUG_HELPER
|
|
|
|
#define HELPER_LOG(x...) qemu_log(x)
|
|
|
|
#else
|
|
|
|
#define HELPER_LOG(x...)
|
|
|
|
#endif
|
|
|
|
|
2012-09-06 04:27:40 +04:00
|
|
|
/* Raise an exception dynamically from a helper function. */
|
|
|
|
void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp,
|
|
|
|
uintptr_t retaddr)
|
|
|
|
{
|
2013-08-26 10:31:06 +04:00
|
|
|
CPUState *cs = CPU(s390_env_get_cpu(env));
|
2012-09-06 04:27:40 +04:00
|
|
|
int t;
|
|
|
|
|
2013-08-26 10:31:06 +04:00
|
|
|
cs->exception_index = EXCP_PGM;
|
2012-09-06 04:27:40 +04:00
|
|
|
env->int_pgm_code = excp;
|
|
|
|
|
|
|
|
/* Use the (ultimate) callers address to find the insn that trapped. */
|
2013-09-01 18:51:34 +04:00
|
|
|
cpu_restore_state(cs, retaddr);
|
2012-09-06 04:27:40 +04:00
|
|
|
|
|
|
|
/* Advance past the insn. */
|
|
|
|
t = cpu_ldub_code(env, env->psw.addr);
|
|
|
|
env->int_pgm_ilen = t = get_ilen(t);
|
2015-05-25 02:47:22 +03:00
|
|
|
env->psw.addr += t;
|
2012-09-06 04:27:40 +04:00
|
|
|
|
2013-08-27 19:52:12 +04:00
|
|
|
cpu_loop_exit(cs);
|
2012-09-06 04:27:40 +04:00
|
|
|
}
|
|
|
|
|
2012-09-15 06:31:57 +04:00
|
|
|
/* Raise an exception statically from a TB. */
|
2012-09-02 11:33:39 +04:00
|
|
|
void HELPER(exception)(CPUS390XState *env, uint32_t excp)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
2013-08-26 10:31:06 +04:00
|
|
|
CPUState *cs = CPU(s390_env_get_cpu(env));
|
|
|
|
|
2012-09-02 11:33:30 +04:00
|
|
|
HELPER_LOG("%s: exception %d\n", __func__, excp);
|
2013-08-26 10:31:06 +04:00
|
|
|
cs->exception_index = excp;
|
2013-08-27 19:52:12 +04:00
|
|
|
cpu_loop_exit(cs);
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
2013-01-01 12:24:55 +04:00
|
|
|
|
2012-09-15 06:31:57 +04:00
|
|
|
void program_interrupt(CPUS390XState *env, uint32_t code, int ilen)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
2013-08-26 10:31:06 +04:00
|
|
|
S390CPU *cpu = s390_env_get_cpu(env);
|
|
|
|
|
2012-09-25 01:55:51 +04:00
|
|
|
qemu_log_mask(CPU_LOG_INT, "program interrupt at %#" PRIx64 "\n",
|
|
|
|
env->psw.addr);
|
2011-03-23 12:58:07 +03:00
|
|
|
|
|
|
|
if (kvm_enabled()) {
|
2011-06-23 12:05:12 +04:00
|
|
|
#ifdef CONFIG_KVM
|
2014-03-11 16:19:43 +04:00
|
|
|
struct kvm_s390_irq irq = {
|
|
|
|
.type = KVM_S390_PROGRAM_INT,
|
|
|
|
.u.pgm.code = code,
|
|
|
|
};
|
|
|
|
|
|
|
|
kvm_s390_vcpu_interrupt(cpu, &irq);
|
2011-06-23 12:05:12 +04:00
|
|
|
#endif
|
2011-03-23 12:58:07 +03:00
|
|
|
} else {
|
2013-08-26 10:31:06 +04:00
|
|
|
CPUState *cs = CPU(cpu);
|
|
|
|
|
2011-03-23 12:58:07 +03:00
|
|
|
env->int_pgm_code = code;
|
2012-09-15 06:31:57 +04:00
|
|
|
env->int_pgm_ilen = ilen;
|
2013-08-26 10:31:06 +04:00
|
|
|
cs->exception_index = EXCP_PGM;
|
2013-08-27 19:52:12 +04:00
|
|
|
cpu_loop_exit(cs);
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* SCLP service call */
|
2012-08-27 22:12:40 +04:00
|
|
|
uint32_t HELPER(servc)(CPUS390XState *env, uint64_t r1, uint64_t r2)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
2014-01-13 15:55:55 +04:00
|
|
|
int r = sclp_service_call(env, r1, r2);
|
2012-07-24 01:37:04 +04:00
|
|
|
if (r < 0) {
|
|
|
|
program_interrupt(env, -r, 4);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return r;
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
|
2013-06-19 19:27:15 +04:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2013-09-19 11:32:03 +04:00
|
|
|
static int modified_clear_reset(S390CPU *cpu)
|
|
|
|
{
|
|
|
|
S390CPUClass *scc = S390_CPU_GET_CLASS(cpu);
|
2014-08-28 15:58:49 +04:00
|
|
|
CPUState *t;
|
2013-09-19 11:32:03 +04:00
|
|
|
|
|
|
|
pause_all_vcpus();
|
|
|
|
cpu_synchronize_all_states();
|
2014-08-28 15:58:49 +04:00
|
|
|
CPU_FOREACH(t) {
|
|
|
|
run_on_cpu(t, s390_do_cpu_full_reset, t);
|
|
|
|
}
|
2014-04-11 15:47:40 +04:00
|
|
|
cmma_reset(cpu);
|
2013-09-19 11:32:03 +04:00
|
|
|
io_subsystem_reset();
|
|
|
|
scc->load_normal(CPU(cpu));
|
|
|
|
cpu_synchronize_all_post_reset();
|
|
|
|
resume_all_vcpus();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-07-25 18:57:45 +04:00
|
|
|
static int load_normal_reset(S390CPU *cpu)
|
|
|
|
{
|
|
|
|
S390CPUClass *scc = S390_CPU_GET_CLASS(cpu);
|
2014-08-28 15:58:49 +04:00
|
|
|
CPUState *t;
|
2013-07-25 18:57:45 +04:00
|
|
|
|
|
|
|
pause_all_vcpus();
|
|
|
|
cpu_synchronize_all_states();
|
2014-08-28 15:58:49 +04:00
|
|
|
CPU_FOREACH(t) {
|
|
|
|
run_on_cpu(t, s390_do_cpu_reset, t);
|
|
|
|
}
|
2014-04-11 15:47:40 +04:00
|
|
|
cmma_reset(cpu);
|
2013-07-25 18:57:45 +04:00
|
|
|
io_subsystem_reset();
|
|
|
|
scc->initial_cpu_reset(CPU(cpu));
|
|
|
|
scc->load_normal(CPU(cpu));
|
|
|
|
cpu_synchronize_all_post_reset();
|
|
|
|
resume_all_vcpus();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-02-12 20:02:14 +03:00
|
|
|
#define DIAG_308_RC_OK 0x0001
|
2013-06-19 19:27:15 +04:00
|
|
|
#define DIAG_308_RC_NO_CONF 0x0102
|
|
|
|
#define DIAG_308_RC_INVALID 0x0402
|
2015-02-12 20:02:14 +03:00
|
|
|
|
2013-06-19 19:27:15 +04:00
|
|
|
void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3)
|
|
|
|
{
|
|
|
|
uint64_t addr = env->regs[r1];
|
|
|
|
uint64_t subcode = env->regs[r3];
|
2015-02-12 20:02:14 +03:00
|
|
|
IplParameterBlock *iplb;
|
2013-06-19 19:27:15 +04:00
|
|
|
|
|
|
|
if (env->psw.mask & PSW_MASK_PSTATE) {
|
|
|
|
program_interrupt(env, PGM_PRIVILEGED, ILEN_LATER_INC);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if ((subcode & ~0x0ffffULL) || (subcode > 6)) {
|
|
|
|
program_interrupt(env, PGM_SPECIFICATION, ILEN_LATER_INC);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (subcode) {
|
2013-09-19 11:32:03 +04:00
|
|
|
case 0:
|
|
|
|
modified_clear_reset(s390_env_get_cpu(env));
|
|
|
|
break;
|
2013-07-25 18:57:45 +04:00
|
|
|
case 1:
|
|
|
|
load_normal_reset(s390_env_get_cpu(env));
|
|
|
|
break;
|
2013-06-19 19:27:15 +04:00
|
|
|
case 5:
|
|
|
|
if ((r1 & 1) || (addr & 0x0fffULL)) {
|
|
|
|
program_interrupt(env, PGM_SPECIFICATION, ILEN_LATER_INC);
|
|
|
|
return;
|
|
|
|
}
|
2015-02-12 20:02:14 +03:00
|
|
|
if (!address_space_access_valid(&address_space_memory, addr,
|
|
|
|
sizeof(IplParameterBlock), false)) {
|
|
|
|
program_interrupt(env, PGM_ADDRESSING, ILEN_LATER_INC);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
iplb = g_malloc0(sizeof(struct IplParameterBlock));
|
|
|
|
cpu_physical_memory_read(addr, iplb, sizeof(struct IplParameterBlock));
|
|
|
|
if (!s390_ipl_update_diag308(iplb)) {
|
|
|
|
env->regs[r1 + 1] = DIAG_308_RC_OK;
|
|
|
|
} else {
|
|
|
|
env->regs[r1 + 1] = DIAG_308_RC_INVALID;
|
|
|
|
}
|
|
|
|
g_free(iplb);
|
2013-06-19 19:27:15 +04:00
|
|
|
return;
|
|
|
|
case 6:
|
|
|
|
if ((r1 & 1) || (addr & 0x0fffULL)) {
|
|
|
|
program_interrupt(env, PGM_SPECIFICATION, ILEN_LATER_INC);
|
|
|
|
return;
|
|
|
|
}
|
2015-02-12 20:02:14 +03:00
|
|
|
if (!address_space_access_valid(&address_space_memory, addr,
|
|
|
|
sizeof(IplParameterBlock), true)) {
|
|
|
|
program_interrupt(env, PGM_ADDRESSING, ILEN_LATER_INC);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
iplb = s390_ipl_get_iplb();
|
|
|
|
if (iplb) {
|
|
|
|
cpu_physical_memory_write(addr, iplb,
|
|
|
|
sizeof(struct IplParameterBlock));
|
|
|
|
env->regs[r1 + 1] = DIAG_308_RC_OK;
|
|
|
|
} else {
|
|
|
|
env->regs[r1 + 1] = DIAG_308_RC_NO_CONF;
|
|
|
|
}
|
2013-06-19 19:27:15 +04:00
|
|
|
return;
|
|
|
|
default:
|
|
|
|
hw_error("Unhandled diag308 subcode %" PRIx64, subcode);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-03-23 12:58:07 +03:00
|
|
|
/* DIAG */
|
2012-09-02 11:33:39 +04:00
|
|
|
uint64_t HELPER(diag)(CPUS390XState *env, uint32_t num, uint64_t mem,
|
|
|
|
uint64_t code)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
|
|
|
uint64_t r;
|
|
|
|
|
|
|
|
switch (num) {
|
|
|
|
case 0x500:
|
|
|
|
/* KVM hypercall */
|
2013-01-17 08:23:46 +04:00
|
|
|
r = s390_virtio_hypercall(env);
|
2011-03-23 12:58:07 +03:00
|
|
|
break;
|
|
|
|
case 0x44:
|
|
|
|
/* yield */
|
|
|
|
r = 0;
|
|
|
|
break;
|
|
|
|
case 0x308:
|
|
|
|
/* ipl */
|
|
|
|
r = 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
r = -1;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (r) {
|
2012-09-15 06:31:57 +04:00
|
|
|
program_interrupt(env, PGM_OPERATION, ILEN_LATER_INC);
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set Prefix */
|
2012-09-02 11:33:39 +04:00
|
|
|
void HELPER(spx)(CPUS390XState *env, uint64_t a1)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
2013-09-04 03:29:02 +04:00
|
|
|
CPUState *cs = CPU(s390_env_get_cpu(env));
|
2012-08-25 03:11:32 +04:00
|
|
|
uint32_t prefix = a1 & 0x7fffe000;
|
2013-09-04 03:29:02 +04:00
|
|
|
|
2012-08-25 03:11:32 +04:00
|
|
|
env->psa = prefix;
|
2011-03-23 12:58:07 +03:00
|
|
|
qemu_log("prefix: %#x\n", prefix);
|
2013-09-04 03:29:02 +04:00
|
|
|
tlb_flush_page(cs, 0);
|
|
|
|
tlb_flush_page(cs, TARGET_PAGE_SIZE);
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
|
2015-05-19 00:42:27 +03:00
|
|
|
/* Store Clock */
|
|
|
|
uint64_t HELPER(stck)(CPUS390XState *env)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
|
|
|
uint64_t time;
|
|
|
|
|
|
|
|
time = env->tod_offset +
|
2013-08-21 19:03:08 +04:00
|
|
|
time2tod(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - env->tod_basetime);
|
2011-03-23 12:58:07 +03:00
|
|
|
|
|
|
|
return time;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set Clock Comparator */
|
2012-08-25 02:36:58 +04:00
|
|
|
void HELPER(sckc)(CPUS390XState *env, uint64_t time)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
|
|
|
if (time == -1ULL) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2015-05-19 00:42:28 +03:00
|
|
|
env->ckc = time;
|
|
|
|
|
2015-05-19 00:42:26 +03:00
|
|
|
/* difference between origins */
|
|
|
|
time -= env->tod_offset;
|
|
|
|
|
2011-03-23 12:58:07 +03:00
|
|
|
/* nanoseconds */
|
2015-05-19 00:42:25 +03:00
|
|
|
time = tod2time(time);
|
2011-03-23 12:58:07 +03:00
|
|
|
|
2015-05-19 00:42:26 +03:00
|
|
|
timer_mod(env->tod_timer, env->tod_basetime + time);
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Store Clock Comparator */
|
2012-08-25 02:36:58 +04:00
|
|
|
uint64_t HELPER(stckc)(CPUS390XState *env)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
2015-05-19 00:42:28 +03:00
|
|
|
return env->ckc;
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Set CPU Timer */
|
2012-08-25 02:47:26 +04:00
|
|
|
void HELPER(spt)(CPUS390XState *env, uint64_t time)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
|
|
|
if (time == -1ULL) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* nanoseconds */
|
2015-05-19 00:42:25 +03:00
|
|
|
time = tod2time(time);
|
2011-03-23 12:58:07 +03:00
|
|
|
|
2015-05-19 00:42:29 +03:00
|
|
|
env->cputm = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + time;
|
|
|
|
|
|
|
|
timer_mod(env->cpu_timer, env->cputm);
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Store CPU Timer */
|
2012-08-25 02:47:26 +04:00
|
|
|
uint64_t HELPER(stpt)(CPUS390XState *env)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
2015-05-19 00:42:29 +03:00
|
|
|
return time2tod(env->cputm - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Store System Information */
|
2012-08-27 21:43:38 +04:00
|
|
|
uint32_t HELPER(stsi)(CPUS390XState *env, uint64_t a0,
|
|
|
|
uint64_t r0, uint64_t r1)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
|
|
|
int cc = 0;
|
|
|
|
int sel1, sel2;
|
|
|
|
|
|
|
|
if ((r0 & STSI_LEVEL_MASK) <= STSI_LEVEL_3 &&
|
|
|
|
((r0 & STSI_R0_RESERVED_MASK) || (r1 & STSI_R1_RESERVED_MASK))) {
|
|
|
|
/* valid function code, invalid reserved bits */
|
|
|
|
program_interrupt(env, PGM_SPECIFICATION, 2);
|
|
|
|
}
|
|
|
|
|
|
|
|
sel1 = r0 & STSI_R0_SEL1_MASK;
|
|
|
|
sel2 = r1 & STSI_R1_SEL2_MASK;
|
|
|
|
|
|
|
|
/* XXX: spec exception if sysib is not 4k-aligned */
|
|
|
|
|
|
|
|
switch (r0 & STSI_LEVEL_MASK) {
|
|
|
|
case STSI_LEVEL_1:
|
|
|
|
if ((sel1 == 1) && (sel2 == 1)) {
|
|
|
|
/* Basic Machine Configuration */
|
|
|
|
struct sysib_111 sysib;
|
|
|
|
|
|
|
|
memset(&sysib, 0, sizeof(sysib));
|
|
|
|
ebcdic_put(sysib.manuf, "QEMU ", 16);
|
|
|
|
/* same as machine type number in STORE CPU ID */
|
|
|
|
ebcdic_put(sysib.type, "QEMU", 4);
|
|
|
|
/* same as model number in STORE CPU ID */
|
|
|
|
ebcdic_put(sysib.model, "QEMU ", 16);
|
|
|
|
ebcdic_put(sysib.sequence, "QEMU ", 16);
|
|
|
|
ebcdic_put(sysib.plant, "QEMU", 4);
|
2014-04-07 22:28:23 +04:00
|
|
|
cpu_physical_memory_write(a0, &sysib, sizeof(sysib));
|
2011-03-23 12:58:07 +03:00
|
|
|
} else if ((sel1 == 2) && (sel2 == 1)) {
|
|
|
|
/* Basic Machine CPU */
|
|
|
|
struct sysib_121 sysib;
|
|
|
|
|
|
|
|
memset(&sysib, 0, sizeof(sysib));
|
|
|
|
/* XXX make different for different CPUs? */
|
|
|
|
ebcdic_put(sysib.sequence, "QEMUQEMUQEMUQEMU", 16);
|
|
|
|
ebcdic_put(sysib.plant, "QEMU", 4);
|
|
|
|
stw_p(&sysib.cpu_addr, env->cpu_num);
|
2014-04-07 22:28:23 +04:00
|
|
|
cpu_physical_memory_write(a0, &sysib, sizeof(sysib));
|
2011-03-23 12:58:07 +03:00
|
|
|
} else if ((sel1 == 2) && (sel2 == 2)) {
|
|
|
|
/* Basic Machine CPUs */
|
|
|
|
struct sysib_122 sysib;
|
|
|
|
|
|
|
|
memset(&sysib, 0, sizeof(sysib));
|
|
|
|
stl_p(&sysib.capability, 0x443afc29);
|
|
|
|
/* XXX change when SMP comes */
|
|
|
|
stw_p(&sysib.total_cpus, 1);
|
|
|
|
stw_p(&sysib.active_cpus, 1);
|
|
|
|
stw_p(&sysib.standby_cpus, 0);
|
|
|
|
stw_p(&sysib.reserved_cpus, 0);
|
2014-04-07 22:28:23 +04:00
|
|
|
cpu_physical_memory_write(a0, &sysib, sizeof(sysib));
|
2011-03-23 12:58:07 +03:00
|
|
|
} else {
|
|
|
|
cc = 3;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case STSI_LEVEL_2:
|
2012-09-02 11:33:30 +04:00
|
|
|
{
|
|
|
|
if ((sel1 == 2) && (sel2 == 1)) {
|
|
|
|
/* LPAR CPU */
|
|
|
|
struct sysib_221 sysib;
|
|
|
|
|
|
|
|
memset(&sysib, 0, sizeof(sysib));
|
|
|
|
/* XXX make different for different CPUs? */
|
|
|
|
ebcdic_put(sysib.sequence, "QEMUQEMUQEMUQEMU", 16);
|
|
|
|
ebcdic_put(sysib.plant, "QEMU", 4);
|
|
|
|
stw_p(&sysib.cpu_addr, env->cpu_num);
|
|
|
|
stw_p(&sysib.cpu_id, 0);
|
2014-04-07 22:28:23 +04:00
|
|
|
cpu_physical_memory_write(a0, &sysib, sizeof(sysib));
|
2012-09-02 11:33:30 +04:00
|
|
|
} else if ((sel1 == 2) && (sel2 == 2)) {
|
|
|
|
/* LPAR CPUs */
|
|
|
|
struct sysib_222 sysib;
|
|
|
|
|
|
|
|
memset(&sysib, 0, sizeof(sysib));
|
|
|
|
stw_p(&sysib.lpar_num, 0);
|
|
|
|
sysib.lcpuc = 0;
|
|
|
|
/* XXX change when SMP comes */
|
|
|
|
stw_p(&sysib.total_cpus, 1);
|
|
|
|
stw_p(&sysib.conf_cpus, 1);
|
|
|
|
stw_p(&sysib.standby_cpus, 0);
|
|
|
|
stw_p(&sysib.reserved_cpus, 0);
|
|
|
|
ebcdic_put(sysib.name, "QEMU ", 8);
|
|
|
|
stl_p(&sysib.caf, 1000);
|
|
|
|
stw_p(&sysib.dedicated_cpus, 0);
|
|
|
|
stw_p(&sysib.shared_cpus, 0);
|
2014-04-07 22:28:23 +04:00
|
|
|
cpu_physical_memory_write(a0, &sysib, sizeof(sysib));
|
2012-09-02 11:33:30 +04:00
|
|
|
} else {
|
|
|
|
cc = 3;
|
|
|
|
}
|
|
|
|
break;
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
case STSI_LEVEL_3:
|
2012-09-02 11:33:30 +04:00
|
|
|
{
|
|
|
|
if ((sel1 == 2) && (sel2 == 2)) {
|
|
|
|
/* VM CPUs */
|
|
|
|
struct sysib_322 sysib;
|
|
|
|
|
|
|
|
memset(&sysib, 0, sizeof(sysib));
|
|
|
|
sysib.count = 1;
|
|
|
|
/* XXX change when SMP comes */
|
|
|
|
stw_p(&sysib.vm[0].total_cpus, 1);
|
|
|
|
stw_p(&sysib.vm[0].conf_cpus, 1);
|
|
|
|
stw_p(&sysib.vm[0].standby_cpus, 0);
|
|
|
|
stw_p(&sysib.vm[0].reserved_cpus, 0);
|
|
|
|
ebcdic_put(sysib.vm[0].name, "KVMguest", 8);
|
|
|
|
stl_p(&sysib.vm[0].caf, 1000);
|
|
|
|
ebcdic_put(sysib.vm[0].cpi, "KVM/Linux ", 16);
|
2014-04-07 22:28:23 +04:00
|
|
|
cpu_physical_memory_write(a0, &sysib, sizeof(sysib));
|
2012-09-02 11:33:30 +04:00
|
|
|
} else {
|
|
|
|
cc = 3;
|
|
|
|
}
|
|
|
|
break;
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
case STSI_LEVEL_CURRENT:
|
|
|
|
env->regs[0] = STSI_LEVEL_3;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
cc = 3;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
|
2012-09-02 11:33:39 +04:00
|
|
|
uint32_t HELPER(sigp)(CPUS390XState *env, uint64_t order_code, uint32_t r1,
|
|
|
|
uint64_t cpu_addr)
|
2011-03-23 12:58:07 +03:00
|
|
|
{
|
2015-02-24 16:15:22 +03:00
|
|
|
int cc = SIGP_CC_ORDER_CODE_ACCEPTED;
|
2011-03-23 12:58:07 +03:00
|
|
|
|
|
|
|
HELPER_LOG("%s: %016" PRIx64 " %08x %016" PRIx64 "\n",
|
2012-09-02 11:33:30 +04:00
|
|
|
__func__, order_code, r1, cpu_addr);
|
2011-03-23 12:58:07 +03:00
|
|
|
|
2012-09-02 11:33:30 +04:00
|
|
|
/* Remember: Use "R1 or R1 + 1, whichever is the odd-numbered register"
|
2011-03-23 12:58:07 +03:00
|
|
|
as parameter (input). Status (output) is always R1. */
|
|
|
|
|
|
|
|
switch (order_code) {
|
|
|
|
case SIGP_SET_ARCH:
|
|
|
|
/* switch arch */
|
|
|
|
break;
|
|
|
|
case SIGP_SENSE:
|
|
|
|
/* enumerate CPU status */
|
|
|
|
if (cpu_addr) {
|
|
|
|
/* XXX implement when SMP comes */
|
|
|
|
return 3;
|
|
|
|
}
|
|
|
|
env->regs[r1] &= 0xffffffff00000000ULL;
|
|
|
|
cc = 1;
|
|
|
|
break;
|
2012-09-02 11:33:30 +04:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2011-07-14 13:52:08 +04:00
|
|
|
case SIGP_RESTART:
|
|
|
|
qemu_system_reset_request();
|
2013-08-27 19:52:12 +04:00
|
|
|
cpu_loop_exit(CPU(s390_env_get_cpu(env)));
|
2011-07-14 13:52:08 +04:00
|
|
|
break;
|
|
|
|
case SIGP_STOP:
|
|
|
|
qemu_system_shutdown_request();
|
2013-08-27 19:52:12 +04:00
|
|
|
cpu_loop_exit(CPU(s390_env_get_cpu(env)));
|
2011-07-14 13:52:08 +04:00
|
|
|
break;
|
|
|
|
#endif
|
2011-03-23 12:58:07 +03:00
|
|
|
default:
|
|
|
|
/* unknown sigp */
|
|
|
|
fprintf(stderr, "XXX unknown sigp: 0x%" PRIx64 "\n", order_code);
|
2015-02-24 16:15:22 +03:00
|
|
|
cc = SIGP_CC_NOT_OPERATIONAL;
|
2011-03-23 12:58:07 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
return cc;
|
|
|
|
}
|
|
|
|
#endif
|