2011-09-11 13:33:40 +04:00
|
|
|
/*
|
|
|
|
* Sparc64 interrupt helpers
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003-2005 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2020-10-23 15:42:35 +03:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2011-09-11 13:33:40 +04:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2016-01-26 21:16:59 +03:00
|
|
|
#include "qemu/osdep.h"
|
2017-03-01 16:20:02 +03:00
|
|
|
#include "qemu/main-loop.h"
|
2011-09-11 13:33:40 +04:00
|
|
|
#include "cpu.h"
|
2014-04-08 09:31:41 +04:00
|
|
|
#include "exec/helper-proto.h"
|
2016-01-07 16:55:28 +03:00
|
|
|
#include "exec/log.h"
|
2011-09-11 19:05:41 +04:00
|
|
|
#include "trace.h"
|
2011-09-11 13:33:40 +04:00
|
|
|
|
2012-10-06 03:54:49 +04:00
|
|
|
#define DEBUG_PCALL
|
2011-09-11 13:33:40 +04:00
|
|
|
|
|
|
|
#ifdef DEBUG_PCALL
|
|
|
|
static const char * const excp_names[0x80] = {
|
|
|
|
[TT_TFAULT] = "Instruction Access Fault",
|
|
|
|
[TT_TMISS] = "Instruction Access MMU Miss",
|
|
|
|
[TT_CODE_ACCESS] = "Instruction Access Error",
|
|
|
|
[TT_ILL_INSN] = "Illegal Instruction",
|
|
|
|
[TT_PRIV_INSN] = "Privileged Instruction",
|
|
|
|
[TT_NFPU_INSN] = "FPU Disabled",
|
|
|
|
[TT_FP_EXCP] = "FPU Exception",
|
|
|
|
[TT_TOVF] = "Tag Overflow",
|
|
|
|
[TT_CLRWIN] = "Clean Windows",
|
|
|
|
[TT_DIV_ZERO] = "Division By Zero",
|
|
|
|
[TT_DFAULT] = "Data Access Fault",
|
|
|
|
[TT_DMISS] = "Data Access MMU Miss",
|
|
|
|
[TT_DATA_ACCESS] = "Data Access Error",
|
|
|
|
[TT_DPROT] = "Data Protection Error",
|
|
|
|
[TT_UNALIGNED] = "Unaligned Memory Access",
|
|
|
|
[TT_PRIV_ACT] = "Privileged Action",
|
|
|
|
[TT_EXTINT | 0x1] = "External Interrupt 1",
|
|
|
|
[TT_EXTINT | 0x2] = "External Interrupt 2",
|
|
|
|
[TT_EXTINT | 0x3] = "External Interrupt 3",
|
|
|
|
[TT_EXTINT | 0x4] = "External Interrupt 4",
|
|
|
|
[TT_EXTINT | 0x5] = "External Interrupt 5",
|
|
|
|
[TT_EXTINT | 0x6] = "External Interrupt 6",
|
|
|
|
[TT_EXTINT | 0x7] = "External Interrupt 7",
|
|
|
|
[TT_EXTINT | 0x8] = "External Interrupt 8",
|
|
|
|
[TT_EXTINT | 0x9] = "External Interrupt 9",
|
|
|
|
[TT_EXTINT | 0xa] = "External Interrupt 10",
|
|
|
|
[TT_EXTINT | 0xb] = "External Interrupt 11",
|
|
|
|
[TT_EXTINT | 0xc] = "External Interrupt 12",
|
|
|
|
[TT_EXTINT | 0xd] = "External Interrupt 13",
|
|
|
|
[TT_EXTINT | 0xe] = "External Interrupt 14",
|
|
|
|
[TT_EXTINT | 0xf] = "External Interrupt 15",
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2021-04-28 17:16:54 +03:00
|
|
|
void cpu_check_irqs(CPUSPARCState *env)
|
|
|
|
{
|
|
|
|
CPUState *cs;
|
|
|
|
uint32_t pil = env->pil_in |
|
|
|
|
(env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER));
|
|
|
|
|
|
|
|
/* We should be holding the BQL before we mess with IRQs */
|
2024-01-02 18:35:25 +03:00
|
|
|
g_assert(bql_locked());
|
2021-04-28 17:16:54 +03:00
|
|
|
|
|
|
|
/* TT_IVEC has a higher priority (16) than TT_EXTINT (31..17) */
|
|
|
|
if (env->ivec_status & 0x20) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
cs = env_cpu(env);
|
|
|
|
/*
|
|
|
|
* check if TM or SM in SOFTINT are set
|
|
|
|
* setting these also causes interrupt 14
|
|
|
|
*/
|
|
|
|
if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) {
|
|
|
|
pil |= 1 << 14;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The bit corresponding to psrpil is (1<< psrpil),
|
|
|
|
* the next bit is (2 << psrpil).
|
|
|
|
*/
|
|
|
|
if (pil < (2 << env->psrpil)) {
|
|
|
|
if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
|
|
|
|
trace_sparc64_cpu_check_irqs_reset_irq(env->interrupt_index);
|
|
|
|
env->interrupt_index = 0;
|
|
|
|
cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
|
|
|
|
}
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cpu_interrupts_enabled(env)) {
|
|
|
|
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
for (i = 15; i > env->psrpil; i--) {
|
|
|
|
if (pil & (1 << i)) {
|
|
|
|
int old_interrupt = env->interrupt_index;
|
|
|
|
int new_interrupt = TT_EXTINT | i;
|
|
|
|
|
|
|
|
if (unlikely(env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt
|
|
|
|
&& ((cpu_tsptr(env)->tt & 0x1f0) == TT_EXTINT))) {
|
|
|
|
trace_sparc64_cpu_check_irqs_noset_irq(env->tl,
|
|
|
|
cpu_tsptr(env)->tt,
|
|
|
|
new_interrupt);
|
|
|
|
} else if (old_interrupt != new_interrupt) {
|
|
|
|
env->interrupt_index = new_interrupt;
|
|
|
|
trace_sparc64_cpu_check_irqs_set_irq(i, old_interrupt,
|
|
|
|
new_interrupt);
|
|
|
|
cpu_interrupt(cs, CPU_INTERRUPT_HARD);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
|
|
|
|
trace_sparc64_cpu_check_irqs_disabled(pil, env->pil_in, env->softint,
|
|
|
|
env->interrupt_index);
|
|
|
|
env->interrupt_index = 0;
|
|
|
|
cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-02-02 13:57:51 +04:00
|
|
|
void sparc_cpu_do_interrupt(CPUState *cs)
|
2011-09-11 13:33:40 +04:00
|
|
|
{
|
2024-01-29 19:45:08 +03:00
|
|
|
CPUSPARCState *env = cpu_env(cs);
|
2013-08-26 10:31:06 +04:00
|
|
|
int intno = cs->exception_index;
|
2011-09-11 13:33:40 +04:00
|
|
|
trap_state *tsptr;
|
|
|
|
|
|
|
|
#ifdef DEBUG_PCALL
|
|
|
|
if (qemu_loglevel_mask(CPU_LOG_INT)) {
|
|
|
|
static int count;
|
|
|
|
const char *name;
|
|
|
|
|
2016-06-07 19:33:53 +03:00
|
|
|
if (intno < 0 || intno >= 0x1ff) {
|
2011-09-11 13:33:40 +04:00
|
|
|
name = "Unknown";
|
2016-06-07 19:33:53 +03:00
|
|
|
} else if (intno >= 0x180) {
|
|
|
|
name = "Hyperprivileged Trap Instruction";
|
2011-09-11 13:33:40 +04:00
|
|
|
} else if (intno >= 0x100) {
|
|
|
|
name = "Trap Instruction";
|
|
|
|
} else if (intno >= 0xc0) {
|
|
|
|
name = "Window Fill";
|
|
|
|
} else if (intno >= 0x80) {
|
|
|
|
name = "Window Spill";
|
|
|
|
} else {
|
|
|
|
name = excp_names[intno];
|
|
|
|
if (!name) {
|
|
|
|
name = "Unknown";
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-06 03:54:49 +04:00
|
|
|
qemu_log("%6d: %s (v=%04x)\n", count, name, intno);
|
2013-06-16 09:28:50 +04:00
|
|
|
log_cpu_state(cs, 0);
|
2011-09-11 13:33:40 +04:00
|
|
|
#if 0
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
uint8_t *ptr;
|
|
|
|
|
|
|
|
qemu_log(" code=");
|
|
|
|
ptr = (uint8_t *)env->pc;
|
|
|
|
for (i = 0; i < 16; i++) {
|
|
|
|
qemu_log(" %02x", ldub(ptr + i));
|
|
|
|
}
|
|
|
|
qemu_log("\n");
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
count++;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
|
|
|
if (env->tl >= env->maxtl) {
|
2013-09-03 19:38:47 +04:00
|
|
|
cpu_abort(cs, "Trap 0x%04x while trap level (%d) >= MAXTL (%d),"
|
2013-08-26 10:31:06 +04:00
|
|
|
" Error state", cs->exception_index, env->tl, env->maxtl);
|
2011-09-11 13:33:40 +04:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
if (env->tl < env->maxtl - 1) {
|
|
|
|
env->tl++;
|
|
|
|
} else {
|
|
|
|
env->pstate |= PS_RED;
|
|
|
|
if (env->tl < env->maxtl) {
|
|
|
|
env->tl++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
tsptr = cpu_tsptr(env);
|
|
|
|
|
2020-11-06 18:27:38 +03:00
|
|
|
tsptr->tstate = sparc64_tstate(env);
|
2011-09-11 13:33:40 +04:00
|
|
|
tsptr->tpc = env->pc;
|
|
|
|
tsptr->tnpc = env->npc;
|
|
|
|
tsptr->tt = intno;
|
|
|
|
|
2016-06-07 19:33:53 +03:00
|
|
|
if (cpu_has_hypervisor(env)) {
|
|
|
|
env->htstate[env->tl] = env->hpstate;
|
|
|
|
/* XXX OpenSPARC T1 - UltraSPARC T3 have MAXPTL=2
|
|
|
|
but this may change in the future */
|
|
|
|
if (env->tl > 2) {
|
|
|
|
env->hpstate |= HS_PRIV;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-08-24 19:31:26 +03:00
|
|
|
if (env->def.features & CPU_FEATURE_GL) {
|
2016-06-07 19:34:49 +03:00
|
|
|
cpu_gl_switch_gregs(env, env->gl + 1);
|
|
|
|
env->gl++;
|
|
|
|
}
|
|
|
|
|
2011-09-11 13:33:40 +04:00
|
|
|
switch (intno) {
|
|
|
|
case TT_IVEC:
|
2016-06-07 19:33:53 +03:00
|
|
|
if (!cpu_has_hypervisor(env)) {
|
|
|
|
cpu_change_pstate(env, PS_PEF | PS_PRIV | PS_IG);
|
|
|
|
}
|
2011-09-11 13:33:40 +04:00
|
|
|
break;
|
|
|
|
case TT_TFAULT:
|
|
|
|
case TT_DFAULT:
|
|
|
|
case TT_TMISS ... TT_TMISS + 3:
|
|
|
|
case TT_DMISS ... TT_DMISS + 3:
|
|
|
|
case TT_DPROT ... TT_DPROT + 3:
|
2016-06-07 19:33:53 +03:00
|
|
|
if (cpu_has_hypervisor(env)) {
|
|
|
|
env->hpstate |= HS_PRIV;
|
|
|
|
env->pstate = PS_PEF | PS_PRIV;
|
|
|
|
} else {
|
|
|
|
cpu_change_pstate(env, PS_PEF | PS_PRIV | PS_MG);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case TT_INSN_REAL_TRANSLATION_MISS ... TT_DATA_REAL_TRANSLATION_MISS:
|
|
|
|
case TT_HTRAP ... TT_HTRAP + 127:
|
|
|
|
env->hpstate |= HS_PRIV;
|
2011-09-11 13:33:40 +04:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
cpu_change_pstate(env, PS_PEF | PS_PRIV | PS_AG);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (intno == TT_CLRWIN) {
|
|
|
|
cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - 1));
|
|
|
|
} else if ((intno & 0x1c0) == TT_SPILL) {
|
|
|
|
cpu_set_cwp(env, cpu_cwp_dec(env, env->cwp - env->cansave - 2));
|
|
|
|
} else if ((intno & 0x1c0) == TT_FILL) {
|
|
|
|
cpu_set_cwp(env, cpu_cwp_inc(env, env->cwp + 1));
|
|
|
|
}
|
2016-06-07 19:33:53 +03:00
|
|
|
|
|
|
|
if (cpu_hypervisor_mode(env)) {
|
|
|
|
env->pc = (env->htba & ~0x3fffULL) | (intno << 5);
|
|
|
|
} else {
|
|
|
|
env->pc = env->tbr & ~0x7fffULL;
|
|
|
|
env->pc |= ((env->tl > 1) ? 1 << 14 : 0) | (intno << 5);
|
|
|
|
}
|
2011-09-11 13:33:40 +04:00
|
|
|
env->npc = env->pc + 4;
|
2013-08-26 10:31:06 +04:00
|
|
|
cs->exception_index = -1;
|
2011-09-11 13:33:40 +04:00
|
|
|
}
|
2011-07-03 11:05:50 +04:00
|
|
|
|
2012-03-14 04:38:22 +04:00
|
|
|
trap_state *cpu_tsptr(CPUSPARCState* env)
|
2011-07-03 11:05:50 +04:00
|
|
|
{
|
|
|
|
return &env->ts[env->tl & MAXTL_MASK];
|
|
|
|
}
|
2011-08-01 13:20:58 +04:00
|
|
|
|
2012-03-14 04:38:22 +04:00
|
|
|
static bool do_modify_softint(CPUSPARCState *env, uint32_t value)
|
2011-08-01 13:20:58 +04:00
|
|
|
{
|
|
|
|
if (env->softint != value) {
|
|
|
|
env->softint = value;
|
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
|
|
|
if (cpu_interrupts_enabled(env)) {
|
2024-01-02 18:35:25 +03:00
|
|
|
bql_lock();
|
2011-08-01 13:20:58 +04:00
|
|
|
cpu_check_irqs(env);
|
2024-01-02 18:35:25 +03:00
|
|
|
bql_unlock();
|
2011-08-01 13:20:58 +04:00
|
|
|
}
|
|
|
|
#endif
|
2011-09-11 19:05:41 +04:00
|
|
|
return true;
|
2011-08-01 13:20:58 +04:00
|
|
|
}
|
2011-09-11 19:05:41 +04:00
|
|
|
return false;
|
2011-08-01 13:20:58 +04:00
|
|
|
}
|
|
|
|
|
2012-03-14 04:38:22 +04:00
|
|
|
void helper_set_softint(CPUSPARCState *env, uint64_t value)
|
2011-08-01 13:20:58 +04:00
|
|
|
{
|
2011-09-11 19:05:41 +04:00
|
|
|
if (do_modify_softint(env, env->softint | (uint32_t)value)) {
|
|
|
|
trace_int_helper_set_softint(env->softint);
|
|
|
|
}
|
2011-08-01 13:20:58 +04:00
|
|
|
}
|
|
|
|
|
2012-03-14 04:38:22 +04:00
|
|
|
void helper_clear_softint(CPUSPARCState *env, uint64_t value)
|
2011-08-01 13:20:58 +04:00
|
|
|
{
|
2011-09-11 19:05:41 +04:00
|
|
|
if (do_modify_softint(env, env->softint & (uint32_t)~value)) {
|
|
|
|
trace_int_helper_clear_softint(env->softint);
|
|
|
|
}
|
2011-08-01 13:20:58 +04:00
|
|
|
}
|
|
|
|
|
2012-03-14 04:38:22 +04:00
|
|
|
void helper_write_softint(CPUSPARCState *env, uint64_t value)
|
2011-08-01 13:20:58 +04:00
|
|
|
{
|
2011-09-11 19:05:41 +04:00
|
|
|
if (do_modify_softint(env, (uint32_t)value)) {
|
|
|
|
trace_int_helper_write_softint(env->softint);
|
|
|
|
}
|
2011-08-01 13:20:58 +04:00
|
|
|
}
|