f850a6df1f
- put /*comments symbols*/ around any chars after #endif. Other compilers do not get it. - fix cases in which a pointer is cast to a 32-bit int, then back to a pointer. This breaks on a machine with 64-bit pointers. Examples: FPU_sub arg 2 and FPU_div arg 2. The int->ptr->int conversions are now done more safely by macros REGNO2PTR and PTR2INT. - use GCC_ATTRIBUTE macro instead of __attribute__. For compilers that do not support __attribute__, the macro can be defined to be nothing. - in fpu_entry.c, arg1 of FPU_load_int32 is (s32*), but the calls to it cast their data to (u32*). - if compiler does NOT inline functions in poly.h, the "extern inline" setting caused duplicate symbols to be created. Changed them to "static inline" so that the mul_32_32 from different .c files do not conflict. - implemented setcc so that it doesn't use curly brackets inside parens - comment out sigcontext structure definition, which conflicts with non-linux or non-intel operating systems. It's not used by bochs anyway.
46 lines
1.8 KiB
C
46 lines
1.8 KiB
C
/*---------------------------------------------------------------------------+
|
|
| control_w.h |
|
|
| |
|
|
| Copyright (C) 1992,1993 |
|
|
| W. Metzenthen, 22 Parker St, Ormond, Vic 3163, |
|
|
| Australia. E-mail billm@vaxc.cc.monash.edu.au |
|
|
| |
|
|
+---------------------------------------------------------------------------*/
|
|
|
|
#ifndef _CONTROLW_H_
|
|
#define _CONTROLW_H_
|
|
|
|
#ifdef __ASSEMBLY__
|
|
#define _Const_(x) $##x
|
|
#else
|
|
#define _Const_(x) x
|
|
#endif
|
|
|
|
#define CW_RC _Const_(0x0C00) /* rounding control */
|
|
#define CW_PC _Const_(0x0300) /* precision control */
|
|
|
|
#define CW_Precision Const_(0x0020) /* loss of precision mask */
|
|
#define CW_Underflow Const_(0x0010) /* underflow mask */
|
|
#define CW_Overflow Const_(0x0008) /* overflow mask */
|
|
#define CW_ZeroDiv Const_(0x0004) /* divide by zero mask */
|
|
#define CW_Denormal Const_(0x0002) /* denormalized operand mask */
|
|
#define CW_Invalid Const_(0x0001) /* invalid operation mask */
|
|
|
|
#define CW_Exceptions _Const_(0x003f) /* all masks */
|
|
|
|
#define RC_RND _Const_(0x0000)
|
|
#define RC_DOWN _Const_(0x0400)
|
|
#define RC_UP _Const_(0x0800)
|
|
#define RC_CHOP _Const_(0x0C00)
|
|
|
|
/* p 15-5: Precision control bits affect only the following:
|
|
ADD, SUB(R), MUL, DIV(R), and SQRT */
|
|
#define PR_24_BITS _Const_(0x000)
|
|
#define PR_53_BITS _Const_(0x200)
|
|
#define PR_64_BITS _Const_(0x300)
|
|
#define PR_RESERVED_BITS _Const_(0x100)
|
|
/* FULL_PRECISION simulates all exceptions masked */
|
|
#define FULL_PRECISION (PR_64_BITS | RC_RND | 0x3f)
|
|
|
|
#endif /* _CONTROLW_H_ */
|