150 lines
4.3 KiB
C++
150 lines
4.3 KiB
C++
/////////////////////////////////////////////////////////////////////////
|
|
// $Id: flag_ctrl_pro.cc,v 1.29 2007-11-20 21:22:03 sshwarts Exp $
|
|
/////////////////////////////////////////////////////////////////////////
|
|
//
|
|
// Copyright (C) 2001 MandrakeSoft S.A.
|
|
//
|
|
// MandrakeSoft S.A.
|
|
// 43, rue d'Aboukir
|
|
// 75002 Paris - France
|
|
// http://www.linux-mandrake.com/
|
|
// http://www.mandrakesoft.com/
|
|
//
|
|
// This library is free software; you can redistribute it and/or
|
|
// modify it under the terms of the GNU Lesser General Public
|
|
// License as published by the Free Software Foundation; either
|
|
// version 2 of the License, or (at your option) any later version.
|
|
//
|
|
// This library is distributed in the hope that it will be useful,
|
|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
// Lesser General Public License for more details.
|
|
//
|
|
// You should have received a copy of the GNU Lesser General Public
|
|
// License along with this library; if not, write to the Free Software
|
|
// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
|
|
#define NEED_CPU_REG_SHORTCUTS 1
|
|
#include "bochs.h"
|
|
#include "cpu.h"
|
|
#define LOG_THIS BX_CPU_THIS_PTR
|
|
|
|
|
|
void BX_CPP_AttrRegparmN(1) BX_CPU_C::setEFlags(Bit32u val)
|
|
{
|
|
// VM flag could not be set from long mode
|
|
#if BX_SUPPORT_X86_64
|
|
if (long_mode()) {
|
|
if (BX_CPU_THIS_PTR get_VM()) BX_PANIC(("VM is set in long mode !"));
|
|
val &= ~EFlagsVMMask;
|
|
}
|
|
#endif
|
|
|
|
#if BX_CPU_LEVEL >= 4 && BX_SUPPORT_ALIGNMENT_CHECK
|
|
handleAlignmentCheck();
|
|
#endif
|
|
|
|
BX_CPU_THIS_PTR eflags.val32 = val;
|
|
BX_CPU_THIS_PTR lf_flags_status = 0; // OSZAPC flags are known.
|
|
BX_CPU_THIS_PTR set_VM(val & EFlagsVMMask);
|
|
}
|
|
|
|
void BX_CPP_AttrRegparmN(2)
|
|
BX_CPU_C::writeEFlags(Bit32u flags, Bit32u changeMask)
|
|
{
|
|
// Build a mask of the non-reserved bits:
|
|
// ID,VIP,VIF,AC,VM,RF,x,NT,IOPL,OF,DF,IF,TF,SF,ZF,x,AF,x,PF,x,CF
|
|
Bit32u supportMask = 0x00037fd5;
|
|
#if BX_CPU_LEVEL >= 4
|
|
supportMask |= (EFlagsIDMask | EFlagsACMask); // ID/AC
|
|
#endif
|
|
#if BX_SUPPORT_VME
|
|
supportMask |= (EFlagsVIPMask | EFlagsVIFMask); // VIP/VIF
|
|
#endif
|
|
|
|
// Screen out changing of any unsupported bits.
|
|
changeMask &= supportMask;
|
|
|
|
Bit32u newEFlags = (BX_CPU_THIS_PTR eflags.val32 & ~changeMask) |
|
|
(flags & changeMask);
|
|
setEFlags(newEFlags);
|
|
// OSZAPC flags are known - done in setEFlags(newEFlags)
|
|
|
|
if (newEFlags & EFlagsTFMask) {
|
|
BX_CPU_THIS_PTR async_event = 1; // TF = 1
|
|
}
|
|
}
|
|
|
|
void BX_CPP_AttrRegparmN(3)
|
|
BX_CPU_C::write_flags(Bit16u flags, bx_bool change_IOPL, bx_bool change_IF)
|
|
{
|
|
// Build a mask of the following bits:
|
|
// x,NT,IOPL,OF,DF,IF,TF,SF,ZF,x,AF,x,PF,x,CF
|
|
Bit32u changeMask = 0x0dd5;
|
|
|
|
#if BX_CPU_LEVEL >= 3
|
|
changeMask |= EFlagsNTMask; // NT is modified as requested.
|
|
if (change_IOPL)
|
|
changeMask |= EFlagsIOPLMask; // IOPL is modified as requested.
|
|
#endif
|
|
if (change_IF)
|
|
changeMask |= EFlagsIFMask;
|
|
|
|
writeEFlags(Bit32u(flags), changeMask);
|
|
}
|
|
|
|
// Cause arithmetic flags to be in known state and cached in val32.
|
|
Bit32u BX_CPU_C::force_flags(void)
|
|
{
|
|
if (BX_CPU_THIS_PTR lf_flags_status) {
|
|
Bit32u newflags;
|
|
|
|
newflags = get_CF() ? EFlagsCFMask : 0;
|
|
newflags |= get_PF() ? EFlagsPFMask : 0;
|
|
newflags |= get_AF() ? EFlagsAFMask : 0;
|
|
newflags |= get_ZF() ? EFlagsZFMask : 0;
|
|
newflags |= get_SF() ? EFlagsSFMask : 0;
|
|
newflags |= get_OF() ? EFlagsOFMask : 0;
|
|
|
|
setEFlagsOSZAPC(newflags);
|
|
}
|
|
|
|
return BX_CPU_THIS_PTR eflags.val32;
|
|
}
|
|
|
|
Bit16u BX_CPU_C::read_flags(void)
|
|
{
|
|
Bit16u flags16 = (Bit16u) BX_CPU_THIS_PTR force_flags();
|
|
|
|
/* 8086: bits 12-15 always set to 1.
|
|
* 286: in real mode, bits 12-15 always cleared.
|
|
* 386+: real-mode: bit15 cleared, bits 14..12 are last loaded value
|
|
* protected-mode: bit 15 clear, bit 14 = last loaded, IOPL?
|
|
*/
|
|
|
|
#if BX_CPU_LEVEL < 2
|
|
flags16 |= 0xF000; /* 8086 nature */
|
|
#elif BX_CPU_LEVEL == 2
|
|
if (real_mode()) {
|
|
flags16 &= 0x0FFF; /* 80286 in real mode nature */
|
|
}
|
|
#endif
|
|
|
|
return(flags16);
|
|
}
|
|
|
|
#if BX_CPU_LEVEL >= 3
|
|
Bit32u BX_CPU_C::read_eflags(void)
|
|
{
|
|
Bit32u flags32 = BX_CPU_THIS_PTR force_flags();
|
|
|
|
/*
|
|
* 386+: real-mode: bit15 cleared, bits 14..12 are last loaded value
|
|
* protected-mode: bit 15 clear, bit 14 = last loaded, IOPL?
|
|
*/
|
|
|
|
return(flags32);
|
|
}
|
|
#endif
|