f05d453b6c
accordingly. These files cause no conflicts at all, since they are not used in 32-bit compiles.
462 lines
10 KiB
C++
462 lines
10 KiB
C++
/////////////////////////////////////////////////////////////////////////
|
|
// $Id: ctrl_xfer64.cc,v 1.1 2002-09-13 15:53:22 kevinlawton Exp $
|
|
/////////////////////////////////////////////////////////////////////////
|
|
//
|
|
// Copyright (C) 2001 MandrakeSoft S.A.
|
|
//
|
|
// MandrakeSoft S.A.
|
|
// 43, rue d'Aboukir
|
|
// 75002 Paris - France
|
|
// http://www.linux-mandrake.com/
|
|
// http://www.mandrakesoft.com/
|
|
//
|
|
// This library is free software; you can redistribute it and/or
|
|
// modify it under the terms of the GNU Lesser General Public
|
|
// License as published by the Free Software Foundation; either
|
|
// version 2 of the License, or (at your option) any later version.
|
|
//
|
|
// This library is distributed in the hope that it will be useful,
|
|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
// Lesser General Public License for more details.
|
|
//
|
|
// You should have received a copy of the GNU Lesser General Public
|
|
// License along with this library; if not, write to the Free Software
|
|
// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
|
|
|
|
#define NEED_CPU_REG_SHORTCUTS 1
|
|
#include "bochs.h"
|
|
#define LOG_THIS BX_CPU_THIS_PTR
|
|
|
|
|
|
|
|
|
|
|
|
|
|
void
|
|
BX_CPU_C::RETnear64_Iw(BxInstruction_t *i)
|
|
{
|
|
Bit16u imm16;
|
|
Bit64u temp_RSP;
|
|
Bit64u return_RIP;
|
|
|
|
#if BX_DEBUGGER
|
|
BX_CPU_THIS_PTR show_flag |= Flag_ret;
|
|
#endif
|
|
|
|
temp_RSP = RSP;
|
|
|
|
imm16 = i->Iw;
|
|
|
|
invalidate_prefetch_q();
|
|
|
|
|
|
//if ( !can_pop(8) ) {
|
|
// BX_PANIC(("retnear_iw: can't pop RIP"));
|
|
// /* ??? #SS(0) -or #GP(0) */
|
|
// }
|
|
|
|
access_linear(BX_CPU_THIS_PTR sregs[BX_SEG_REG_SS].cache.u.segment.base + temp_RSP + 0,
|
|
8, CPL==3, BX_READ, &return_RIP);
|
|
|
|
/* Pentium book says imm16 is number of words ??? */
|
|
//if ( !can_pop(8 + imm16) ) {
|
|
// BX_PANIC(("retnear_iw: can't release bytes from stack"));
|
|
// /* #GP(0) -or #SS(0) ??? */
|
|
// }
|
|
|
|
RIP = return_RIP;
|
|
RSP += 8 + imm16; /* ??? should it be 2*imm16 ? */
|
|
|
|
BX_INSTR_UCNEAR_BRANCH(BX_INSTR_IS_RET, BX_CPU_THIS_PTR rip);
|
|
}
|
|
|
|
void
|
|
BX_CPU_C::RETnear64(BxInstruction_t *i)
|
|
{
|
|
Bit64u temp_RSP;
|
|
Bit64u return_RIP;
|
|
|
|
#if BX_DEBUGGER
|
|
BX_CPU_THIS_PTR show_flag |= Flag_ret;
|
|
#endif
|
|
|
|
invalidate_prefetch_q();
|
|
|
|
temp_RSP = RSP;
|
|
|
|
//if ( !can_pop(8) ) {
|
|
// BX_PANIC(("retnear: can't pop RIP"));
|
|
// /* ??? #SS(0) -or #GP(0) */
|
|
// }
|
|
|
|
access_linear(BX_CPU_THIS_PTR sregs[BX_SEG_REG_SS].cache.u.segment.base + temp_RSP + 0,
|
|
8, CPL==3, BX_READ, &return_RIP);
|
|
|
|
RIP = return_RIP;
|
|
RSP += 8;
|
|
|
|
BX_INSTR_UCNEAR_BRANCH(BX_INSTR_IS_RET, BX_CPU_THIS_PTR rip);
|
|
}
|
|
|
|
void
|
|
BX_CPU_C::RETfar64_Iw(BxInstruction_t *i)
|
|
{
|
|
Bit64u rip, rcs_raw;
|
|
Bit16s imm16;
|
|
|
|
#if BX_DEBUGGER
|
|
BX_CPU_THIS_PTR show_flag |= Flag_ret;
|
|
#endif
|
|
/* ??? is imm16, number of bytes/words depending on operandsize ? */
|
|
|
|
imm16 = i->Iw;
|
|
|
|
invalidate_prefetch_q();
|
|
|
|
#if BX_CPU_LEVEL >= 2
|
|
if (protected_mode()) {
|
|
BX_CPU_THIS_PTR return_protected(i, imm16);
|
|
goto done;
|
|
}
|
|
#endif
|
|
|
|
|
|
pop_64(&rip);
|
|
pop_64(&rcs_raw);
|
|
RIP = rip;
|
|
load_seg_reg(&BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS], (Bit16u) rcs_raw);
|
|
RSP += imm16;
|
|
done:
|
|
BX_INSTR_FAR_BRANCH(BX_INSTR_IS_RET,
|
|
BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS].selector.value, BX_CPU_THIS_PTR rip);
|
|
return;
|
|
}
|
|
|
|
void
|
|
BX_CPU_C::RETfar64(BxInstruction_t *i)
|
|
{
|
|
Bit64u rip, rcs_raw;
|
|
|
|
#if BX_DEBUGGER
|
|
BX_CPU_THIS_PTR show_flag |= Flag_ret;
|
|
#endif
|
|
|
|
invalidate_prefetch_q();
|
|
|
|
#if BX_CPU_LEVEL >= 2
|
|
if ( protected_mode() ) {
|
|
BX_CPU_THIS_PTR return_protected(i, 0);
|
|
goto done;
|
|
}
|
|
#endif
|
|
|
|
|
|
pop_64(&rip);
|
|
pop_64(&rcs_raw); /* 64bit pop, upper 48 bits discarded */
|
|
RIP = rip;
|
|
load_seg_reg(&BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS], (Bit16u) rcs_raw);
|
|
|
|
done:
|
|
BX_INSTR_FAR_BRANCH(BX_INSTR_IS_RET,
|
|
BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS].selector.value, BX_CPU_THIS_PTR rip);
|
|
return;
|
|
}
|
|
|
|
|
|
|
|
void
|
|
BX_CPU_C::CALL_Aq(BxInstruction_t *i)
|
|
{
|
|
Bit64u new_RIP;
|
|
Bit32s disp32;
|
|
|
|
#if BX_DEBUGGER
|
|
BX_CPU_THIS_PTR show_flag |= Flag_call;
|
|
#endif
|
|
|
|
disp32 = i->Id;
|
|
invalidate_prefetch_q();
|
|
|
|
new_RIP = RIP + disp32;
|
|
|
|
/* push 64 bit EA of next instruction */
|
|
push_64(BX_CPU_THIS_PTR rip);
|
|
RIP = new_RIP;
|
|
|
|
BX_INSTR_UCNEAR_BRANCH(BX_INSTR_IS_CALL, BX_CPU_THIS_PTR rip);
|
|
}
|
|
|
|
void
|
|
BX_CPU_C::CALL64_Ap(BxInstruction_t *i)
|
|
{
|
|
Bit16u cs_raw;
|
|
Bit32u disp32;
|
|
|
|
#if BX_DEBUGGER
|
|
BX_CPU_THIS_PTR show_flag |= Flag_call;
|
|
#endif
|
|
|
|
disp32 = i->Id;
|
|
cs_raw = i->Iw2;
|
|
invalidate_prefetch_q();
|
|
|
|
if (protected_mode()) {
|
|
BX_CPU_THIS_PTR call_protected(i, cs_raw, disp32);
|
|
goto done;
|
|
}
|
|
push_64(BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS].selector.value);
|
|
push_64(BX_CPU_THIS_PTR rip);
|
|
RIP = disp32;
|
|
load_seg_reg(&BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS], cs_raw);
|
|
|
|
done:
|
|
BX_INSTR_FAR_BRANCH(BX_INSTR_IS_CALL,
|
|
BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS].selector.value, BX_CPU_THIS_PTR rip);
|
|
return;
|
|
}
|
|
|
|
void
|
|
BX_CPU_C::CALL_Eq(BxInstruction_t *i)
|
|
{
|
|
Bit64u temp_RSP;
|
|
Bit64u op1_64;
|
|
|
|
#if BX_DEBUGGER
|
|
BX_CPU_THIS_PTR show_flag |= Flag_call;
|
|
#endif
|
|
|
|
temp_RSP = RSP;
|
|
|
|
|
|
/* op1_64 is a register or memory reference */
|
|
if (i->mod == 0xc0) {
|
|
op1_64 = BX_READ_64BIT_REG(i->rm);
|
|
}
|
|
else {
|
|
read_virtual_qword(i->seg, i->rm_addr, &op1_64);
|
|
}
|
|
invalidate_prefetch_q();
|
|
|
|
if ( !can_push(&BX_CPU_THIS_PTR sregs[BX_SEG_REG_SS].cache, temp_RSP, 8) ) {
|
|
BX_PANIC(("call_ev: can't push RIP"));
|
|
}
|
|
|
|
push_64(BX_CPU_THIS_PTR rip);
|
|
|
|
RIP = op1_64;
|
|
|
|
BX_INSTR_UCNEAR_BRANCH(BX_INSTR_IS_CALL, BX_CPU_THIS_PTR rip);
|
|
}
|
|
|
|
void
|
|
BX_CPU_C::CALL64_Ep(BxInstruction_t *i)
|
|
{
|
|
Bit16u cs_raw;
|
|
Bit64u op1_64;
|
|
|
|
#if BX_DEBUGGER
|
|
BX_CPU_THIS_PTR show_flag |= Flag_call;
|
|
#endif
|
|
|
|
/* op1_64 is a register or memory reference */
|
|
if (i->mod == 0xc0) {
|
|
BX_PANIC(("CALL_Ep: op1 is a register"));
|
|
}
|
|
|
|
/* pointer, segment address pair */
|
|
read_virtual_qword(i->seg, i->rm_addr, &op1_64);
|
|
read_virtual_word(i->seg, i->rm_addr+8, &cs_raw);
|
|
invalidate_prefetch_q();
|
|
|
|
if ( protected_mode() ) {
|
|
BX_CPU_THIS_PTR call_protected(i, cs_raw, op1_64);
|
|
goto done;
|
|
}
|
|
|
|
push_64(BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS].selector.value);
|
|
push_64(BX_CPU_THIS_PTR rip);
|
|
|
|
RIP = op1_64;
|
|
load_seg_reg(&BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS], cs_raw);
|
|
|
|
done:
|
|
BX_INSTR_FAR_BRANCH(BX_INSTR_IS_CALL,
|
|
BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS].selector.value, BX_CPU_THIS_PTR rip);
|
|
return;
|
|
}
|
|
|
|
|
|
void
|
|
BX_CPU_C::JMP_Jq(BxInstruction_t *i)
|
|
{
|
|
Bit64u new_RIP;
|
|
|
|
invalidate_prefetch_q();
|
|
|
|
RIP += (Bit32s) i->Id;
|
|
BX_INSTR_UCNEAR_BRANCH(BX_INSTR_IS_JMP, new_RIP);
|
|
}
|
|
|
|
void
|
|
BX_CPU_C::JCC_Jq(BxInstruction_t *i)
|
|
{
|
|
Boolean condition = 0;
|
|
|
|
switch (i->b1 & 0x0f) {
|
|
case 0x00: /* JO */ condition = get_OF(); break;
|
|
case 0x01: /* JNO */ condition = !get_OF(); break;
|
|
case 0x02: /* JB */ condition = get_CF(); break;
|
|
case 0x03: /* JNB */ condition = !get_CF(); break;
|
|
case 0x04: /* JZ */ condition = get_ZF(); break;
|
|
case 0x05: /* JNZ */ condition = !get_ZF(); break;
|
|
case 0x06: /* JBE */ condition = get_CF() || get_ZF(); break;
|
|
case 0x07: /* JNBE */ condition = !get_CF() && !get_ZF(); break;
|
|
case 0x08: /* JS */ condition = get_SF(); break;
|
|
case 0x09: /* JNS */ condition = !get_SF(); break;
|
|
case 0x0A: /* JP */ condition = get_PF(); break;
|
|
case 0x0B: /* JNP */ condition = !get_PF(); break;
|
|
case 0x0C: /* JL */ condition = get_SF() != get_OF(); break;
|
|
case 0x0D: /* JNL */ condition = get_SF() == get_OF(); break;
|
|
case 0x0E: /* JLE */ condition = get_ZF() || (get_SF() != get_OF());
|
|
break;
|
|
case 0x0F: /* JNLE */ condition = (get_SF() == get_OF()) &&
|
|
!get_ZF();
|
|
break;
|
|
}
|
|
|
|
if (condition) {
|
|
|
|
RIP += (Bit32s) i->Id;
|
|
BX_INSTR_CNEAR_BRANCH_TAKEN(RIP);
|
|
revalidate_prefetch_q();
|
|
}
|
|
#if BX_INSTRUMENTATION
|
|
else {
|
|
BX_INSTR_CNEAR_BRANCH_NOT_TAKEN();
|
|
}
|
|
#endif
|
|
}
|
|
|
|
#ifdef ignore
|
|
void
|
|
BX_CPU_C::JMP64_Ap(BxInstruction_t *i)
|
|
{
|
|
Bit64u disp64;
|
|
Bit16u cs_raw;
|
|
|
|
invalidate_prefetch_q();
|
|
|
|
if (i->os_32) {
|
|
disp64 = (Bit32s) i->Id;
|
|
}
|
|
else {
|
|
disp64 = (Bit16s) i->Iw;
|
|
}
|
|
cs_raw = i->Iw2;
|
|
|
|
#if BX_CPU_LEVEL >= 2
|
|
if (protected_mode()) {
|
|
BX_CPU_THIS_PTR jump_protected(i, cs_raw, disp32);
|
|
goto done;
|
|
}
|
|
#endif
|
|
|
|
load_seg_reg(&BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS], cs_raw);
|
|
RIP = disp64;
|
|
|
|
done:
|
|
BX_INSTR_FAR_BRANCH(BX_INSTR_IS_JMP,
|
|
BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS].selector.value, BX_CPU_THIS_PTR rip);
|
|
return;
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
void
|
|
BX_CPU_C::JMP_Eq(BxInstruction_t *i)
|
|
{
|
|
Bit64u new_RIP;
|
|
Bit64u op1_64;
|
|
|
|
/* op1_64 is a register or memory reference */
|
|
if (i->mod == 0xc0) {
|
|
op1_64 = BX_READ_64BIT_REG(i->rm);
|
|
}
|
|
else {
|
|
/* pointer, segment address pair */
|
|
read_virtual_qword(i->seg, i->rm_addr, &op1_64);
|
|
}
|
|
|
|
invalidate_prefetch_q();
|
|
|
|
RIP = op1_64;
|
|
|
|
BX_INSTR_UCNEAR_BRANCH(BX_INSTR_IS_JMP, new_RIP);
|
|
}
|
|
|
|
/* Far indirect jump */
|
|
|
|
void
|
|
BX_CPU_C::JMP64_Ep(BxInstruction_t *i)
|
|
{
|
|
Bit16u cs_raw;
|
|
Bit64u op1_64;
|
|
|
|
/* op1_32 is a register or memory reference */
|
|
if (i->mod == 0xc0) {
|
|
/* far indirect must specify a memory address */
|
|
BX_PANIC(("JMP_Ep(): op1 is a register"));
|
|
}
|
|
|
|
/* pointer, segment address pair */
|
|
read_virtual_qword(i->seg, i->rm_addr, &op1_64);
|
|
read_virtual_word(i->seg, i->rm_addr+8, &cs_raw);
|
|
invalidate_prefetch_q();
|
|
|
|
if ( protected_mode() ) {
|
|
BX_CPU_THIS_PTR jump_protected(i, cs_raw, op1_64);
|
|
goto done;
|
|
}
|
|
|
|
RIP = op1_64;
|
|
load_seg_reg(&BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS], cs_raw);
|
|
|
|
done:
|
|
#warning "KPL: should this instr macro pass 64-bit RIP?"
|
|
BX_INSTR_FAR_BRANCH(BX_INSTR_IS_JMP,
|
|
BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS].selector.value, EIP);
|
|
return;
|
|
}
|
|
|
|
void
|
|
BX_CPU_C::IRET64(BxInstruction_t *i)
|
|
{
|
|
Bit32u rip, ecs_raw, eflags;
|
|
|
|
#if BX_DEBUGGER
|
|
BX_CPU_THIS_PTR show_flag |= Flag_iret;
|
|
#warning "KPL: why was this show_rip?"
|
|
BX_CPU_THIS_PTR show_eip = BX_CPU_THIS_PTR rip;
|
|
#endif
|
|
|
|
invalidate_prefetch_q();
|
|
|
|
#if BX_CPU_LEVEL >= 2
|
|
if (BX_CPU_THIS_PTR cr0.pe) {
|
|
iret_protected(i);
|
|
goto done;
|
|
}
|
|
#endif
|
|
|
|
|
|
done:
|
|
BX_INSTR_FAR_BRANCH(BX_INSTR_IS_IRET,
|
|
BX_CPU_THIS_PTR sregs[BX_SEG_REG_CS].selector.value, BX_CPU_THIS_PTR rip);
|
|
return;
|
|
}
|