2002-09-16 23:18:58 +04:00
|
|
|
/////////////////////////////////////////////////////////////////////////
|
2007-02-03 20:56:35 +03:00
|
|
|
// $Id: pci2isa.cc,v 1.40 2007-02-03 17:56:35 sshwarts Exp $
|
2002-09-16 23:18:58 +04:00
|
|
|
/////////////////////////////////////////////////////////////////////////
|
|
|
|
//
|
|
|
|
// Copyright (C) 2002 MandrakeSoft S.A.
|
|
|
|
//
|
|
|
|
// MandrakeSoft S.A.
|
|
|
|
// 43, rue d'Aboukir
|
|
|
|
// 75002 Paris - France
|
|
|
|
// http://www.linux-mandrake.com/
|
|
|
|
// http://www.mandrakesoft.com/
|
|
|
|
//
|
|
|
|
// This library is free software; you can redistribute it and/or
|
|
|
|
// modify it under the terms of the GNU Lesser General Public
|
|
|
|
// License as published by the Free Software Foundation; either
|
|
|
|
// version 2 of the License, or (at your option) any later version.
|
|
|
|
//
|
|
|
|
// This library is distributed in the hope that it will be useful,
|
|
|
|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
// Lesser General Public License for more details.
|
|
|
|
//
|
|
|
|
// You should have received a copy of the GNU Lesser General Public
|
|
|
|
// License along with this library; if not, write to the Free Software
|
|
|
|
// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
|
|
|
|
//
|
|
|
|
// i440FX Support - PCI-to-ISA bridge (PIIX3)
|
|
|
|
//
|
|
|
|
|
2002-11-09 23:51:40 +03:00
|
|
|
// Define BX_PLUGGABLE in files that can be compiled into plugins. For
|
|
|
|
// platforms that require a special tag on exported symbols, BX_PLUGGABLE
|
|
|
|
// is used to know when we are exporting symbols and when we are importing.
|
|
|
|
#define BX_PLUGGABLE
|
|
|
|
|
2004-06-19 19:20:15 +04:00
|
|
|
#include "iodev.h"
|
2004-08-06 19:49:55 +04:00
|
|
|
#if BX_SUPPORT_PCI
|
2002-11-19 08:47:45 +03:00
|
|
|
|
2002-11-09 23:51:40 +03:00
|
|
|
#define LOG_THIS thePci2IsaBridge->
|
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
bx_piix3_c *thePci2IsaBridge = NULL;
|
2002-09-16 23:18:58 +04:00
|
|
|
|
2006-03-07 21:16:41 +03:00
|
|
|
int libpci2isa_LTX_plugin_init(plugin_t *plugin, plugintype_t type, int argc, char *argv[])
|
2002-11-09 23:51:40 +03:00
|
|
|
{
|
2006-09-10 21:18:44 +04:00
|
|
|
thePci2IsaBridge = new bx_piix3_c();
|
2002-11-09 23:51:40 +03:00
|
|
|
bx_devices.pluginPci2IsaBridge = thePci2IsaBridge;
|
|
|
|
BX_REGISTER_DEVICE_DEVMODEL(plugin, type, thePci2IsaBridge, BX_PLUGIN_PCI2ISA);
|
|
|
|
return(0); // Success
|
|
|
|
}
|
2002-09-16 23:18:58 +04:00
|
|
|
|
2006-09-10 21:18:44 +04:00
|
|
|
void libpci2isa_LTX_plugin_fini(void)
|
|
|
|
{
|
|
|
|
delete thePci2IsaBridge;
|
|
|
|
}
|
2002-09-16 23:18:58 +04:00
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
bx_piix3_c::bx_piix3_c()
|
2002-09-16 23:18:58 +04:00
|
|
|
{
|
2002-09-21 15:38:12 +04:00
|
|
|
put("P2I");
|
|
|
|
settype(PCI2ISALOG);
|
2002-09-16 23:18:58 +04:00
|
|
|
}
|
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
bx_piix3_c::~bx_piix3_c()
|
2002-09-16 23:18:58 +04:00
|
|
|
{
|
2006-09-10 21:18:44 +04:00
|
|
|
BX_DEBUG(("Exit"));
|
2002-09-16 23:18:58 +04:00
|
|
|
}
|
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
void bx_piix3_c::init(void)
|
2002-09-16 23:18:58 +04:00
|
|
|
{
|
2004-07-05 22:42:48 +04:00
|
|
|
unsigned i;
|
2002-09-16 23:18:58 +04:00
|
|
|
// called once when bochs initializes
|
|
|
|
|
2004-06-29 23:24:34 +04:00
|
|
|
Bit8u devfunc = BX_PCI_DEVICE(1,0);
|
2006-03-08 00:11:20 +03:00
|
|
|
DEV_register_pci_handlers(this, &devfunc, BX_PLUGIN_PCI2ISA,
|
|
|
|
"PIIX3 PCI-to-ISA bridge");
|
2002-11-09 23:51:40 +03:00
|
|
|
|
2003-07-31 23:51:42 +04:00
|
|
|
DEV_register_iowrite_handler(this, write_handler, 0x00B2, "PIIX3 PCI-to-ISA bridge", 1);
|
|
|
|
DEV_register_iowrite_handler(this, write_handler, 0x00B3, "PIIX3 PCI-to-ISA bridge", 1);
|
|
|
|
DEV_register_iowrite_handler(this, write_handler, 0x04D0, "PIIX3 PCI-to-ISA bridge", 1);
|
|
|
|
DEV_register_iowrite_handler(this, write_handler, 0x04D1, "PIIX3 PCI-to-ISA bridge", 1);
|
|
|
|
DEV_register_iowrite_handler(this, write_handler, 0x0CF9, "PIIX3 PCI-to-ISA bridge", 1);
|
2002-11-09 23:51:40 +03:00
|
|
|
|
2003-07-31 23:51:42 +04:00
|
|
|
DEV_register_ioread_handler(this, read_handler, 0x00B2, "PIIX3 PCI-to-ISA bridge", 1);
|
|
|
|
DEV_register_ioread_handler(this, read_handler, 0x00B3, "PIIX3 PCI-to-ISA bridge", 1);
|
|
|
|
DEV_register_ioread_handler(this, read_handler, 0x04D0, "PIIX3 PCI-to-ISA bridge", 1);
|
|
|
|
DEV_register_ioread_handler(this, read_handler, 0x04D1, "PIIX3 PCI-to-ISA bridge", 1);
|
|
|
|
DEV_register_ioread_handler(this, read_handler, 0x0CF9, "PIIX3 PCI-to-ISA bridge", 1);
|
2002-11-09 23:51:40 +03:00
|
|
|
|
2004-07-05 22:42:48 +04:00
|
|
|
for (i=0; i<256; i++)
|
2002-11-09 23:51:40 +03:00
|
|
|
BX_P2I_THIS s.pci_conf[i] = 0x0;
|
2004-07-05 22:42:48 +04:00
|
|
|
for (i=0; i<16; i++)
|
|
|
|
BX_P2I_THIS s.irq_registry[i] = 0x0;
|
|
|
|
for (i=0; i<16; i++)
|
|
|
|
BX_P2I_THIS s.irq_level[i] = 0x0;
|
2002-11-09 23:51:40 +03:00
|
|
|
// readonly registers
|
|
|
|
BX_P2I_THIS s.pci_conf[0x00] = 0x86;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x01] = 0x80;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x02] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x03] = 0x70;
|
2005-09-23 23:31:12 +04:00
|
|
|
BX_P2I_THIS s.pci_conf[0x04] = 0x07;
|
2002-11-09 23:51:40 +03:00
|
|
|
BX_P2I_THIS s.pci_conf[0x0a] = 0x01;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x0b] = 0x06;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x0e] = 0x80;
|
2004-07-04 21:10:05 +04:00
|
|
|
// irq routing registers
|
|
|
|
BX_P2I_THIS s.pci_conf[0x60] = 0x80;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x61] = 0x80;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x62] = 0x80;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x63] = 0x80;
|
2002-09-16 23:18:58 +04:00
|
|
|
}
|
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
void bx_piix3_c::reset(unsigned type)
|
2002-09-16 23:18:58 +04:00
|
|
|
{
|
2002-09-21 15:38:12 +04:00
|
|
|
BX_P2I_THIS s.pci_conf[0x05] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x06] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x07] = 0x02;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x4c] = 0x4d;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x4e] = 0x03;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x4f] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x69] = 0x02;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x70] = 0x80;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x76] = 0x0c;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x77] = 0x0c;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x78] = 0x02;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x79] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x80] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0x82] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xa0] = 0x08;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xa2] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xa3] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xa4] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xa5] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xa6] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xa7] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xa8] = 0x0f;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xaa] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xab] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xac] = 0x00;
|
|
|
|
BX_P2I_THIS s.pci_conf[0xae] = 0x00;
|
|
|
|
|
2004-07-04 21:10:05 +04:00
|
|
|
for (unsigned i = 0; i < 4; i++) {
|
2004-07-05 22:42:48 +04:00
|
|
|
pci_set_irq(0x08, i+1, 0);
|
|
|
|
pci_unregister_irq(i);
|
2004-07-04 21:10:05 +04:00
|
|
|
}
|
|
|
|
|
2002-09-21 15:38:12 +04:00
|
|
|
BX_P2I_THIS s.elcr1 = 0x00;
|
|
|
|
BX_P2I_THIS s.elcr2 = 0x00;
|
2004-07-06 23:59:10 +04:00
|
|
|
BX_P2I_THIS s.pci_reset = 0x00;
|
2006-04-07 14:48:54 +04:00
|
|
|
BX_P2I_THIS s.apms = 0x00;
|
|
|
|
BX_P2I_THIS s.apmc = 0x00;
|
2002-09-16 23:18:58 +04:00
|
|
|
}
|
|
|
|
|
2006-05-27 19:54:49 +04:00
|
|
|
#if BX_SUPPORT_SAVE_RESTORE
|
2006-08-22 01:29:16 +04:00
|
|
|
void bx_piix3_c::register_state(void)
|
2006-05-27 19:54:49 +04:00
|
|
|
{
|
|
|
|
unsigned i;
|
|
|
|
char name[6];
|
|
|
|
|
|
|
|
bx_list_c *list = new bx_list_c(SIM->get_sr_root(), "pci2isa", "PCI-to-ISA Bridge State", 8);
|
2007-02-03 20:56:35 +03:00
|
|
|
|
|
|
|
register_pci_state(list, BX_P2I_THIS s.pci_conf);
|
|
|
|
|
2006-05-28 21:07:57 +04:00
|
|
|
BXRS_HEX_PARAM_FIELD(list, elcr1, BX_P2I_THIS s.elcr1);
|
|
|
|
BXRS_HEX_PARAM_FIELD(list, elcr2, BX_P2I_THIS s.elcr2);
|
|
|
|
BXRS_HEX_PARAM_FIELD(list, apmc, BX_P2I_THIS s.apmc);
|
|
|
|
BXRS_HEX_PARAM_FIELD(list, apms, BX_P2I_THIS s.apms);
|
|
|
|
BXRS_HEX_PARAM_FIELD(list, pci_reset, BX_P2I_THIS s.pci_reset);
|
|
|
|
|
2006-05-27 19:54:49 +04:00
|
|
|
bx_list_c *irqr = new bx_list_c(list, "irq_registry", 16);
|
|
|
|
for (i=0; i<16; i++) {
|
|
|
|
sprintf(name, "%d", i);
|
2006-06-14 20:44:33 +04:00
|
|
|
new bx_shadow_num_c(irqr, name, &BX_P2I_THIS s.irq_registry[i]);
|
2006-05-27 19:54:49 +04:00
|
|
|
}
|
|
|
|
bx_list_c *irql = new bx_list_c(list, "irq_level", 16);
|
|
|
|
for (i=0; i<16; i++) {
|
|
|
|
sprintf(name, "%d", i);
|
2006-06-14 20:44:33 +04:00
|
|
|
new bx_shadow_num_c(irql, name, &BX_P2I_THIS s.irq_level[i]);
|
2006-05-27 19:54:49 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
void bx_piix3_c::after_restore_state(void)
|
2006-05-27 19:54:49 +04:00
|
|
|
{
|
2006-05-28 21:07:57 +04:00
|
|
|
for (unsigned i=0; i<16; i++) {
|
2006-05-27 19:54:49 +04:00
|
|
|
if (BX_P2I_THIS s.irq_registry[i]) {
|
|
|
|
DEV_register_irq(i, "PIIX3 IRQ routing");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
void bx_piix3_c::pci_register_irq(unsigned pirq, unsigned irq)
|
2004-07-04 21:10:05 +04:00
|
|
|
{
|
2004-07-05 22:42:48 +04:00
|
|
|
if ((irq < 16) && (((1 << irq) & 0xdef8) > 0)) {
|
2004-09-12 22:04:18 +04:00
|
|
|
if (BX_P2I_THIS s.pci_conf[0x60 + pirq] < 16) {
|
|
|
|
pci_unregister_irq(pirq);
|
|
|
|
}
|
2004-07-05 22:42:48 +04:00
|
|
|
BX_P2I_THIS s.pci_conf[0x60 + pirq] = irq;
|
|
|
|
if (!BX_P2I_THIS s.irq_registry[irq]) {
|
|
|
|
DEV_register_irq(irq, "PIIX3 IRQ routing");
|
|
|
|
}
|
|
|
|
BX_P2I_THIS s.irq_registry[irq] |= (1 << pirq);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
void bx_piix3_c::pci_unregister_irq(unsigned pirq)
|
2004-07-05 22:42:48 +04:00
|
|
|
{
|
|
|
|
Bit8u irq = BX_P2I_THIS s.pci_conf[0x60 + pirq];
|
2004-07-04 21:10:05 +04:00
|
|
|
if (irq < 16) {
|
2004-07-05 22:42:48 +04:00
|
|
|
BX_P2I_THIS s.irq_registry[irq] &= ~(1 << pirq);
|
|
|
|
if (!BX_P2I_THIS s.irq_registry[irq]) {
|
2004-09-12 22:04:18 +04:00
|
|
|
BX_P2I_THIS pci_set_irq(0x08, pirq+1, 0);
|
2004-07-05 22:42:48 +04:00
|
|
|
DEV_unregister_irq(irq, "PIIX3 IRQ routing");
|
|
|
|
}
|
|
|
|
BX_P2I_THIS s.pci_conf[0x60 + pirq] = 0x80;
|
2004-07-04 21:10:05 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
void bx_piix3_c::pci_set_irq(Bit8u devfunc, unsigned line, bx_bool level)
|
2004-07-02 02:18:20 +04:00
|
|
|
{
|
2004-07-04 21:10:05 +04:00
|
|
|
Bit8u pirq = ((devfunc >> 3) + line - 2) & 0x03;
|
2006-04-23 12:46:07 +04:00
|
|
|
#if BX_SUPPORT_APIC
|
|
|
|
// forward this function call to the ioapic too
|
|
|
|
if (DEV_ioapic_present()) {
|
|
|
|
bx_devices.ioapic->set_irq_level(pirq + 16, level);
|
|
|
|
}
|
|
|
|
#endif
|
2004-07-05 22:42:48 +04:00
|
|
|
Bit8u irq = BX_P2I_THIS s.pci_conf[0x60 + pirq];
|
|
|
|
if ((irq < 16) && (((1 << irq) & 0xdef8) > 0)) {
|
2004-07-02 02:18:20 +04:00
|
|
|
if (level == 1) {
|
2004-07-05 22:42:48 +04:00
|
|
|
if (!BX_P2I_THIS s.irq_level[irq]) {
|
|
|
|
DEV_pic_raise_irq(irq);
|
|
|
|
BX_DEBUG(("PIRQ%c -> IRQ %d = 1", pirq+65, irq));
|
|
|
|
}
|
|
|
|
BX_P2I_THIS s.irq_level[irq] |= (1 << (devfunc >> 3));
|
2004-07-02 02:18:20 +04:00
|
|
|
} else {
|
2004-07-05 22:42:48 +04:00
|
|
|
BX_P2I_THIS s.irq_level[irq] &= ~(1 << (devfunc >> 3));
|
|
|
|
if (!BX_P2I_THIS s.irq_level[irq]) {
|
|
|
|
DEV_pic_lower_irq(irq);
|
|
|
|
BX_DEBUG(("PIRQ%c -> IRQ %d = 0", pirq+65, irq));
|
|
|
|
}
|
2004-07-02 02:18:20 +04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2002-09-16 23:18:58 +04:00
|
|
|
|
2006-03-07 21:16:41 +03:00
|
|
|
// static IO port read callback handler
|
|
|
|
// redirects to non-static class handler to avoid virtual functions
|
2002-09-16 23:18:58 +04:00
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
Bit32u bx_piix3_c::read_handler(void *this_ptr, Bit32u address, unsigned io_len)
|
2002-09-16 23:18:58 +04:00
|
|
|
{
|
|
|
|
#if !BX_USE_P2I_SMF
|
2006-08-22 01:29:16 +04:00
|
|
|
bx_piix3_c *class_ptr = (bx_piix3_c *) this_ptr;
|
2006-03-07 21:16:41 +03:00
|
|
|
return class_ptr->read(address, io_len);
|
2002-09-16 23:18:58 +04:00
|
|
|
}
|
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
Bit32u bx_piix3_c::read(Bit32u address, unsigned io_len)
|
2002-09-16 23:18:58 +04:00
|
|
|
{
|
|
|
|
#else
|
|
|
|
UNUSED(this_ptr);
|
|
|
|
#endif // !BX_USE_P2I_SMF
|
2002-09-21 15:38:12 +04:00
|
|
|
|
|
|
|
switch (address) {
|
|
|
|
case 0x00b2:
|
2006-04-07 14:48:54 +04:00
|
|
|
return(BX_P2I_THIS s.apmc);
|
|
|
|
|
2002-09-21 15:38:12 +04:00
|
|
|
case 0x00b3:
|
2006-04-07 14:48:54 +04:00
|
|
|
return(BX_P2I_THIS s.apms);
|
|
|
|
|
2002-09-21 15:38:12 +04:00
|
|
|
case 0x04d0:
|
|
|
|
return(BX_P2I_THIS s.elcr1);
|
2006-04-07 14:48:54 +04:00
|
|
|
|
2002-09-21 15:38:12 +04:00
|
|
|
case 0x04d1:
|
|
|
|
return(BX_P2I_THIS s.elcr2);
|
2006-04-07 14:48:54 +04:00
|
|
|
|
2002-09-21 15:38:12 +04:00
|
|
|
case 0x0cf9:
|
2004-07-06 23:59:10 +04:00
|
|
|
return(BX_P2I_THIS s.pci_reset);
|
2006-04-07 14:48:54 +04:00
|
|
|
}
|
2002-09-16 23:18:58 +04:00
|
|
|
|
|
|
|
return(0xffffffff);
|
|
|
|
}
|
|
|
|
|
2006-03-07 21:16:41 +03:00
|
|
|
// static IO port write callback handler
|
|
|
|
// redirects to non-static class handler to avoid virtual functions
|
2002-09-16 23:18:58 +04:00
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
void bx_piix3_c::write_handler(void *this_ptr, Bit32u address, Bit32u value, unsigned io_len)
|
2002-09-16 23:18:58 +04:00
|
|
|
{
|
|
|
|
#if !BX_USE_P2I_SMF
|
2006-08-22 01:29:16 +04:00
|
|
|
bx_piix3_c *class_ptr = (bx_piix3_c *) this_ptr;
|
2002-09-16 23:18:58 +04:00
|
|
|
class_ptr->write(address, value, io_len);
|
|
|
|
}
|
|
|
|
|
2006-08-22 01:29:16 +04:00
|
|
|
void bx_piix3_c::write(Bit32u address, Bit32u value, unsigned io_len)
|
2002-09-16 23:18:58 +04:00
|
|
|
{
|
|
|
|
#else
|
|
|
|
UNUSED(this_ptr);
|
|
|
|
#endif // !BX_USE_P2I_SMF
|
2002-09-21 15:38:12 +04:00
|
|
|
|
|
|
|
switch (address) {
|
|
|
|
case 0x00b2:
|
2006-10-01 17:47:26 +04:00
|
|
|
#if BX_SUPPORT_ACPI
|
2006-10-01 23:51:49 +04:00
|
|
|
DEV_acpi_generate_smi();
|
|
|
|
#else
|
|
|
|
BX_ERROR(("write %08x: APM command register not supported yet", value));
|
2006-10-01 17:47:26 +04:00
|
|
|
#endif
|
2006-04-10 23:43:47 +04:00
|
|
|
BX_P2I_THIS s.apmc = value & 0xff;
|
2002-09-21 15:38:12 +04:00
|
|
|
break;
|
|
|
|
case 0x00b3:
|
2006-04-07 14:48:54 +04:00
|
|
|
BX_P2I_THIS s.apms = value & 0xff;
|
2002-09-21 15:38:12 +04:00
|
|
|
break;
|
|
|
|
case 0x04d0:
|
2004-07-08 22:45:03 +04:00
|
|
|
value &= 0xf8;
|
|
|
|
if (value != BX_P2I_THIS s.elcr1) {
|
|
|
|
BX_P2I_THIS s.elcr1 = value;
|
|
|
|
BX_INFO(("write: ELCR1 = 0x%02x", BX_P2I_THIS s.elcr1));
|
2006-01-03 01:26:27 +03:00
|
|
|
DEV_pic_set_mode(1, BX_P2I_THIS s.elcr1); // master PIC
|
2004-07-08 22:45:03 +04:00
|
|
|
}
|
2002-09-21 15:38:12 +04:00
|
|
|
break;
|
|
|
|
case 0x04d1:
|
2004-07-08 22:45:03 +04:00
|
|
|
value &= 0xde;
|
|
|
|
if (value != BX_P2I_THIS s.elcr2) {
|
|
|
|
BX_P2I_THIS s.elcr2 = value;
|
|
|
|
BX_INFO(("write: ELCR2 = 0x%02x", BX_P2I_THIS s.elcr2));
|
2006-01-03 01:26:27 +03:00
|
|
|
DEV_pic_set_mode(0, BX_P2I_THIS s.elcr2); // slave PIC
|
2004-07-08 22:45:03 +04:00
|
|
|
}
|
2002-09-21 15:38:12 +04:00
|
|
|
break;
|
|
|
|
case 0x0cf9:
|
2004-07-06 23:59:10 +04:00
|
|
|
BX_INFO(("write: CPU reset register = 0x%02x", value));
|
|
|
|
BX_P2I_THIS s.pci_reset = value & 0x02;
|
|
|
|
if (value & 0x04) {
|
|
|
|
if (BX_P2I_THIS s.pci_reset) {
|
|
|
|
bx_pc_system.Reset(BX_RESET_HARDWARE);
|
|
|
|
} else {
|
|
|
|
bx_pc_system.Reset(BX_RESET_SOFTWARE);
|
|
|
|
}
|
|
|
|
}
|
2002-09-21 15:38:12 +04:00
|
|
|
break;
|
2006-03-08 00:11:20 +03:00
|
|
|
}
|
2002-09-16 23:18:58 +04:00
|
|
|
}
|
|
|
|
|
2006-03-08 00:11:20 +03:00
|
|
|
// pci configuration space read callback handler
|
2006-08-22 01:29:16 +04:00
|
|
|
Bit32u bx_piix3_c::pci_read_handler(Bit8u address, unsigned io_len)
|
2002-09-16 23:18:58 +04:00
|
|
|
{
|
|
|
|
Bit32u value = 0;
|
|
|
|
|
|
|
|
if (io_len <= 4) {
|
2002-11-14 23:02:58 +03:00
|
|
|
for (unsigned i=0; i<io_len; i++) {
|
|
|
|
value |= (BX_P2I_THIS s.pci_conf[address+i] << (i*8));
|
|
|
|
}
|
2002-09-21 15:38:12 +04:00
|
|
|
BX_DEBUG(("PIIX3 PCI-to-ISA read register 0x%02x value 0x%08x", address, value));
|
2002-09-16 23:18:58 +04:00
|
|
|
return value;
|
2006-03-07 21:16:41 +03:00
|
|
|
}
|
2002-09-16 23:18:58 +04:00
|
|
|
else
|
2006-04-07 14:48:54 +04:00
|
|
|
return 0xffffffff;
|
2002-09-16 23:18:58 +04:00
|
|
|
}
|
|
|
|
|
2006-03-08 00:11:20 +03:00
|
|
|
// pci configuration space write callback handler
|
2006-08-22 01:29:16 +04:00
|
|
|
void bx_piix3_c::pci_write_handler(Bit8u address, Bit32u value, unsigned io_len)
|
2002-09-16 23:18:58 +04:00
|
|
|
{
|
2004-07-12 22:16:16 +04:00
|
|
|
if ((address >= 0x10) && (address < 0x34))
|
|
|
|
return;
|
2002-09-16 23:18:58 +04:00
|
|
|
if (io_len <= 4) {
|
|
|
|
for (unsigned i=0; i<io_len; i++) {
|
2006-05-28 21:07:57 +04:00
|
|
|
Bit8u value8 = (value >> (i*8)) & 0xFF;
|
2002-09-16 23:18:58 +04:00
|
|
|
switch (address+i) {
|
2005-09-23 23:31:12 +04:00
|
|
|
case 0x04:
|
2002-09-16 23:18:58 +04:00
|
|
|
case 0x06:
|
|
|
|
break;
|
2004-07-02 02:18:20 +04:00
|
|
|
case 0x60:
|
|
|
|
case 0x61:
|
|
|
|
case 0x62:
|
|
|
|
case 0x63:
|
|
|
|
if (value8 != BX_P2I_THIS s.pci_conf[address+i]) {
|
2004-07-05 22:42:48 +04:00
|
|
|
if (value8 >= 0x80) {
|
|
|
|
pci_unregister_irq((address+i) & 0x03);
|
|
|
|
} else {
|
|
|
|
pci_register_irq((address+i) & 0x03, value8);
|
2004-07-02 02:18:20 +04:00
|
|
|
}
|
|
|
|
BX_INFO(("PCI IRQ routing: PIRQ%c# set to 0x%02x", address+i-31,
|
|
|
|
value8));
|
|
|
|
}
|
2004-07-05 22:42:48 +04:00
|
|
|
break;
|
2002-09-16 23:18:58 +04:00
|
|
|
default:
|
2002-09-21 15:38:12 +04:00
|
|
|
BX_P2I_THIS s.pci_conf[address+i] = value8;
|
2005-09-18 13:01:05 +04:00
|
|
|
BX_DEBUG(("PIIX3 PCI-to-ISA write register 0x%02x value 0x%02x", address+i,
|
2002-09-16 23:18:58 +04:00
|
|
|
value8));
|
|
|
|
}
|
|
|
|
}
|
2006-04-26 20:15:45 +04:00
|
|
|
}
|
2002-09-16 23:18:58 +04:00
|
|
|
}
|
2002-11-19 08:47:45 +03:00
|
|
|
|
2004-08-06 19:49:55 +04:00
|
|
|
#endif /* BX_SUPPORT_PCI */
|