Bochs/bochs/cpu/bcd.cc

197 lines
4.6 KiB
C++
Raw Normal View History

/////////////////////////////////////////////////////////////////////////
// $Id$
/////////////////////////////////////////////////////////////////////////
//
// Copyright (C) 2001-2018 The Bochs Project
//
// This library is free software; you can redistribute it and/or
// modify it under the terms of the GNU Lesser General Public
// License as published by the Free Software Foundation; either
// version 2 of the License, or (at your option) any later version.
//
// This library is distributed in the hope that it will be useful,
// but WITHOUT ANY WARRANTY; without even the implied warranty of
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
// Lesser General Public License for more details.
//
// You should have received a copy of the GNU Lesser General Public
// License along with this library; if not, write to the Free Software
2009-01-16 21:18:59 +03:00
// Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA B 02110-1301 USA
/////////////////////////////////////////////////////////////////////////
#define NEED_CPU_REG_SHORTCUTS 1
#include "bochs.h"
#include "cpu.h"
#define LOG_THIS BX_CPU_THIS_PTR
void BX_CPP_AttrRegparmN(1) BX_CPU_C::AAA(bxInstruction_c *i)
{
2011-04-23 14:49:36 +04:00
int tmpCF = 0, tmpAF = 0;
2008-02-03 00:46:54 +03:00
/*
* Note: This instruction incorrectly documented in Intel's materials.
2004-03-10 23:14:56 +03:00
* The right description is:
*
* IF (((AL and 0FH) > 9) or (AF==1)
* THEN
2004-03-10 23:14:56 +03:00
* IF CPU<286 THEN { AL <- AL+6 }
* ELSE { AX <- AX+6 }
* AH <- AH+1
* CF <- 1
* AF <- 1
* ELSE
2004-03-10 23:14:56 +03:00
* CF <- 0
* AF <- 0
* ENDIF
2004-03-10 23:14:56 +03:00
* AL <- AL and 0Fh
*/
/* Validated against Intel Pentium family hardware. */
/* AAA affects the following flags: A,C */
if (((AL & 0x0f) > 9) || get_AF())
{
2004-03-26 15:43:19 +03:00
AX = AX + 0x106;
2011-04-23 14:49:36 +04:00
tmpAF = tmpCF = 1;
}
AL = AL & 0x0f;
/* AAA affects also the following flags: Z,S,O,P */
/* modification of the flags is undocumented */
2008-02-03 00:46:54 +03:00
/* The following behaviour seems to match the P6 and
its derived processors. */
2011-04-23 14:49:36 +04:00
SET_FLAGS_OSZAPC_LOGIC_8(AL);
set_CF(tmpCF);
set_AF(tmpAF);
BX_NEXT_INSTR(i);
}
void BX_CPP_AttrRegparmN(1) BX_CPU_C::AAS(bxInstruction_c *i)
{
2011-04-23 14:49:36 +04:00
int tmpCF = 0, tmpAF = 0;
/* AAS affects the following flags: A,C */
if (((AL & 0x0F) > 0x09) || get_AF())
{
2004-03-26 15:43:19 +03:00
AX = AX - 0x106;
2011-04-23 14:49:36 +04:00
tmpAF = tmpCF = 1;
}
AL = AL & 0x0f;
/* AAS affects also the following flags: Z,S,O,P */
/* modification of the flags is undocumented */
2008-02-03 00:46:54 +03:00
/* The following behaviour seems to match the P6 and
its derived processors. */
2011-04-23 14:49:36 +04:00
SET_FLAGS_OSZAPC_LOGIC_8(AL);
set_CF(tmpCF);
set_AF(tmpAF);
BX_NEXT_INSTR(i);
}
void BX_CPP_AttrRegparmN(1) BX_CPU_C::AAM(bxInstruction_c *i)
{
Bit8u al, imm8 = i->Ib();
if (imm8 == 0)
exception(BX_DE_EXCEPTION, 0);
al = AL;
AH = al / imm8;
AL = al % imm8;
/* modification of flags A,C,O is undocumented */
2008-02-03 00:46:54 +03:00
/* The following behaviour seems to match the P6 and
its derived processors. */
SET_FLAGS_OSZAPC_LOGIC_8(AL);
BX_NEXT_INSTR(i);
}
void BX_CPP_AttrRegparmN(1) BX_CPU_C::AAD(bxInstruction_c *i)
{
Bit16u tmp = AH;
tmp *= i->Ib();
tmp += AL;
AX = (tmp & 0xff);
/* modification of flags A,C,O is undocumented */
2008-02-03 00:46:54 +03:00
/* The following behaviour seems to match the P6 and
its derived processors. */
SET_FLAGS_OSZAPC_LOGIC_8(AL);
BX_NEXT_INSTR(i);
}
void BX_CPP_AttrRegparmN(1) BX_CPU_C::DAA(bxInstruction_c *i)
{
Bit8u tmpAL = AL;
2011-04-23 14:49:36 +04:00
int tmpCF = 0, tmpAF = 0;
2004-03-10 23:14:56 +03:00
/* Validated against Intel Pentium family hardware. */
// DAA affects the following flags: S,Z,A,P,C
2004-03-10 23:14:56 +03:00
if (((tmpAL & 0x0F) > 0x09) || get_AF())
{
2004-03-10 23:14:56 +03:00
tmpCF = ((AL > 0xF9) || get_CF());
AL = AL + 0x06;
2011-04-23 14:49:36 +04:00
tmpAF = 1;
}
2004-03-10 23:14:56 +03:00
if ((tmpAL > 0x99) || get_CF())
{
2004-03-10 23:14:56 +03:00
AL = AL + 0x60;
tmpCF = 1;
}
2011-04-23 14:49:36 +04:00
SET_FLAGS_OSZAPC_LOGIC_8(AL);
set_CF(tmpCF);
2011-04-23 14:49:36 +04:00
set_AF(tmpAF);
BX_NEXT_INSTR(i);
}
void BX_CPP_AttrRegparmN(1) BX_CPU_C::DAS(bxInstruction_c *i)
{
/* The algorithm for DAS is fashioned after the pseudo code in the
* Pentium Processor Family Developer's Manual, volume 3. It seems
* to have changed from earlier processor's manuals. I'm not sure
* if this is a correction in the algorithm printed, or Intel has
2008-02-03 00:46:54 +03:00
* changed the handling of instruction. Validated against Intel
* Pentium family hardware.
*/
Bit8u tmpAL = AL;
2011-04-23 14:49:36 +04:00
int tmpCF = 0, tmpAF = 0;
/* DAS effect the following flags: A,C,S,Z,P */
if (((tmpAL & 0x0F) > 0x09) || get_AF())
{
tmpCF = (AL < 0x06) || get_CF();
AL = AL - 0x06;
2011-04-23 14:49:36 +04:00
tmpAF = 1;
}
if ((tmpAL > 0x99) || get_CF())
{
AL = AL - 0x60;
tmpCF = 1;
}
2011-04-23 14:49:36 +04:00
SET_FLAGS_OSZAPC_LOGIC_8(AL);
set_CF(tmpCF);
2011-04-23 14:49:36 +04:00
set_AF(tmpAF);
BX_NEXT_INSTR(i);
}