8bf7662829
- finish implementing splraiseipl (and makeiplcookie). http://mail-index.NetBSD.org/tech-kern/2006/07/01/0000.html - complete workqueue(9) and fix its ipl problem, which is reported to cause audio skipping. - fix netbt (at least compilation problems) for some ports. - fix PR/33218.
142 lines
4.4 KiB
C
142 lines
4.4 KiB
C
/* $NetBSD: intr.h,v 1.17 2006/12/21 15:55:22 yamt Exp $ */
|
|
|
|
/*-
|
|
* Copyright (c) 2000, 2001 The NetBSD Foundation, Inc.
|
|
* All rights reserved.
|
|
*
|
|
* This code is derived from software contributed to The NetBSD Foundation
|
|
* by Jason R. Thorpe.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
* 3. All advertising materials mentioning features or use of this software
|
|
* must display the following acknowledgement:
|
|
* This product includes software developed by the NetBSD
|
|
* Foundation, Inc. and its contributors.
|
|
* 4. Neither the name of The NetBSD Foundation nor the names of its
|
|
* contributors may be used to endorse or promote products derived
|
|
* from this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
|
|
* ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
|
|
* TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
|
|
* PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
|
|
* BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
#ifndef _ARC_INTR_H_
|
|
#define _ARC_INTR_H_
|
|
|
|
#define IPL_NONE 0 /* disable only this interrupt */
|
|
#define IPL_SOFT 1 /* generic software interrupts (SI 0) */
|
|
#define IPL_SOFTCLOCK 2 /* clock software interrupts (SI 0) */
|
|
#define IPL_SOFTNET 3 /* network software interrupts (SI 1) */
|
|
#define IPL_SOFTSERIAL 4 /* serial software interrupts (SI 1) */
|
|
#define IPL_BIO 5 /* disable block I/O interrupts */
|
|
#define IPL_NET 6 /* disable network interrupts */
|
|
#define IPL_TTY 7 /* disable terminal interrupts */
|
|
#define IPL_LPT IPL_TTY
|
|
#define IPL_VM IPL_TTY
|
|
#define IPL_SERIAL 7 /* disable serial hardware interrupts */
|
|
#define IPL_CLOCK 8 /* disable clock interrupts */
|
|
#define IPL_STATCLOCK IPL_CLOCK
|
|
#define IPL_SCHED IPL_CLOCK
|
|
#define IPL_HIGH 8 /* disable all interrupts */
|
|
#define IPL_LOCK IPL_HIGH
|
|
|
|
#define _IPL_N 9
|
|
|
|
#define _IPL_SI0_FIRST IPL_SOFT
|
|
#define _IPL_SI0_LAST IPL_SOFTCLOCK
|
|
|
|
#define _IPL_SI1_FIRST IPL_SOFTNET
|
|
#define _IPL_SI1_LAST IPL_SOFTSERIAL
|
|
|
|
#define SI_SOFT 0
|
|
#define SI_SOFTCLOCK 1
|
|
#define SI_SOFTNET 2
|
|
#define SI_SOFTSERIAL 3
|
|
|
|
#define SI_NQUEUES 4
|
|
|
|
#define SI_QUEUENAMES { \
|
|
"misc", \
|
|
"clock", \
|
|
"net", \
|
|
"serial", \
|
|
}
|
|
|
|
/* Interrupt sharing types. */
|
|
#define IST_NONE 0 /* none */
|
|
#define IST_PULSE 1 /* pulsed */
|
|
#define IST_EDGE 2 /* edge-triggered */
|
|
#define IST_LEVEL 3 /* level-triggered */
|
|
|
|
#ifdef _KERNEL
|
|
#ifndef _LOCORE
|
|
|
|
extern const uint32_t *ipl_sr_bits;
|
|
|
|
int _splraise(int);
|
|
int _spllower(int);
|
|
int _splset(int);
|
|
int _splget(void);
|
|
void _splnone(void);
|
|
void _setsoftintr(int);
|
|
void _clrsoftintr(int);
|
|
|
|
#define spl0() (void)_spllower(0)
|
|
#define splx(s) (void)_splset(s)
|
|
|
|
#define spllowersoftclock() _spllower(ipl_sr_bits[IPL_SOFTCLOCK])
|
|
|
|
typedef int ipl_t;
|
|
typedef struct {
|
|
ipl_t _sr;
|
|
} ipl_cookie_t;
|
|
|
|
static inline ipl_cookie_t
|
|
makeiplcookie(ipl_t ipl)
|
|
{
|
|
|
|
return (ipl_cookie_t){._sr = ipl_sr_bits[ipl]};
|
|
}
|
|
|
|
static inline int
|
|
splraiseipl(ipl_cookie_t icookie)
|
|
{
|
|
|
|
return _splraise(icookie._sr);
|
|
}
|
|
|
|
#include <sys/spl.h>
|
|
|
|
#include <mips/softintr.h>
|
|
|
|
struct clockframe;
|
|
void arc_set_intr(uint32_t, uint32_t (*)(uint32_t, struct clockframe *), int);
|
|
extern uint32_t cpu_int_mask;
|
|
|
|
/* priority order to handle each CPU INT line specified via set_intr() */
|
|
#define ARC_INTPRI_TIMER_INT 0 /* independent CPU INT for timer */
|
|
#define ARC_INTPRI_JAZZ 1 /* CPU INT for JAZZ local bus */
|
|
#define ARC_INTPRI_PCIISA 2 /* CPU INT for PCI/EISA/ISA */
|
|
#define ARC_NINTPRI 3 /* number of total used CPU INTs */
|
|
|
|
#endif /* !_LOCORE */
|
|
#endif /* _KERNEL */
|
|
|
|
#endif /* _ARC_INTR_H_ */
|