008816ea4f
Adds (most) support for ARC platform to port-independent mips code. Some changes (e.g., clean up of overlapping CPU/FPU ids) inspired by comparison to the OpenBSD 2.1 codebase of Soda's ARC port. Open issues: * Still no support for r4600 or mipsIV CPUs with two-way L1 cache. Code derived from Per Fogelstrom's OpenBSD source doesn't work on mips3 pmaxes with L2 cache. * Still some port-specific #ifdefs, for interrupt enable and pmax L2 cache-size. Needs more thought, but overlaps with work-in-progress by Tohru and Tsubai on spl()s and related stuff.
130 lines
4.9 KiB
C
130 lines
4.9 KiB
C
/* $NetBSD: mips3_pte.h,v 1.8 1998/09/11 16:46:31 jonathan Exp $ */
|
|
|
|
/*
|
|
* Copyright (c) 1988 University of Utah.
|
|
* Copyright (c) 1992, 1993
|
|
* The Regents of the University of California. All rights reserved.
|
|
*
|
|
* This code is derived from software contributed to Berkeley by
|
|
* the Systems Programming Group of the University of Utah Computer
|
|
* Science Department and Ralph Campbell.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
* 3. All advertising materials mentioning features or use of this software
|
|
* must display the following acknowledgement:
|
|
* This product includes software developed by the University of
|
|
* California, Berkeley and its contributors.
|
|
* 4. Neither the name of the University nor the names of its contributors
|
|
* may be used to endorse or promote products derived from this software
|
|
* without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
* SUCH DAMAGE.
|
|
*
|
|
* from: Utah Hdr: pte.h 1.11 89/09/03
|
|
*
|
|
* from: @(#)pte.h 8.1 (Berkeley) 6/10/93
|
|
*/
|
|
|
|
/*
|
|
* R4000 hardware page table entry
|
|
*/
|
|
|
|
#ifndef _LOCORE
|
|
struct mips3_pte {
|
|
#if BYTE_ORDER == BIG_ENDIAN
|
|
unsigned int pg_prot:2, /* SW: access control */
|
|
pg_pfnum:24, /* HW: core page frame number or 0 */
|
|
pg_attr:3, /* HW: cache attribute */
|
|
pg_m:1, /* HW: modified (dirty) bit */
|
|
pg_v:1, /* HW: valid bit */
|
|
pg_g:1; /* HW: ignore pid bit */
|
|
#endif
|
|
#if BYTE_ORDER == LITTLE_ENDIAN
|
|
unsigned int pg_g:1, /* HW: ignore pid bit */
|
|
pg_v:1, /* HW: valid bit */
|
|
pg_m:1, /* HW: modified (dirty) bit */
|
|
pg_attr:3, /* HW: cache attribute */
|
|
pg_pfnum:24, /* HW: core page frame number or 0 */
|
|
pg_prot:2; /* SW: access control */
|
|
#endif
|
|
};
|
|
|
|
/*
|
|
* Structure defining an tlb entry data set.
|
|
*/
|
|
|
|
struct tlb {
|
|
int tlb_mask;
|
|
int tlb_hi;
|
|
int tlb_lo0;
|
|
int tlb_lo1;
|
|
};
|
|
#endif /* _LOCORE */
|
|
|
|
#define MIPS3_PG_WIRED 0x80000000 /* SW */
|
|
#define MIPS3_PG_RO 0x40000000 /* SW */
|
|
|
|
#define MIPS3_PG_SVPN 0xfffff000 /* Software page no mask */
|
|
#define MIPS3_PG_HVPN 0xffffe000 /* Hardware page no mask */
|
|
#define MIPS3_PG_ODDPG 0x00001000 /* Odd even pte entry */
|
|
#define MIPS3_PG_ASID 0x000000ff /* Address space ID */
|
|
#define MIPS3_PG_G 0x00000001 /* Global; ignore ASID if in lo0 & lo1 */
|
|
#define MIPS3_PG_V 0x00000002 /* Valid */
|
|
#define MIPS3_PG_NV 0x00000000
|
|
#define MIPS3_PG_M 0x00000004 /* Dirty; i.e. writable */
|
|
#define MIPS3_PG_ATTR 0x0000003f
|
|
#define MIPS3_PG_UNCACHED 0x00000010
|
|
#define MIPS3_PG_CACHED 0x00000018 /* Cacheable noncoherent */
|
|
#define MIPS3_PG_CACHEMODE 0x00000038
|
|
/* Write protected */
|
|
#define MIPS3_PG_ROPAGE (MIPS3_PG_V | MIPS3_PG_RO | MIPS3_PG_CACHED)
|
|
|
|
/* Not wr-prot not clean */
|
|
#define MIPS3_PG_RWPAGE (MIPS3_PG_V | MIPS3_PG_M | MIPS3_PG_CACHED)
|
|
|
|
/* Not wr-prot but clean */
|
|
#define MIPS3_PG_CWPAGE (MIPS3_PG_V | MIPS3_PG_CACHED)
|
|
#define MIPS3_PG_IOPAGE \
|
|
(MIPS3_PG_G | MIPS3_PG_V | MIPS3_PG_M | MIPS3_PG_UNCACHED)
|
|
#define MIPS3_PG_FRAME 0x3fffffc0
|
|
#define MIPS3_PG_SHIFT 6
|
|
|
|
/* pte accessor macros */
|
|
|
|
#define mips3_pfn_is_ext(x) ((x) & 0x3c000000)
|
|
#define mips3_vad_to_pfn(x) (((unsigned)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
|
|
#define mips3_vad_to_pfn64(x) (((quad_t)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
|
|
#define mips3_pfn_to_vad(x) (((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
|
|
#define mips3_vad_to_vpn(x) ((unsigned)(x) & MIPS3_PG_SVPN)
|
|
#define mips3_vpn_to_vad(x) ((x) & MIPS3_PG_SVPN)
|
|
|
|
#define MIPS3_PTE_TO_PADDR(pte) (mips3_pfn_to_vad(pte))
|
|
#define MIPS3_PAGE_IS_RDONLY(pte,va) \
|
|
(pmap_is_page_ro(pmap_kernel(), mips_trunc_page(va), (pte)))
|
|
|
|
|
|
#define MIPS3_PG_SIZE_4K 0x00000000
|
|
#define MIPS3_PG_SIZE_16K 0x00006000
|
|
#define MIPS3_PG_SIZE_64K 0x0001e000
|
|
#define MIPS3_PG_SIZE_256K 0x0007e000
|
|
#define MIPS3_PG_SIZE_1M 0x001fe000
|
|
#define MIPS3_PG_SIZE_4M 0x007fe000
|
|
#define MIPS3_PG_SIZE_16M 0x01ffe000
|