2004-01-03 04:50:52 +03:00
|
|
|
/* $NetBSD: cypide.c,v 1.6 2004/01/03 01:50:53 thorpej Exp $ */
|
2003-10-08 15:51:59 +04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Copyright (c) 1999, 2000, 2001 Manuel Bouyer.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* 3. All advertising materials mentioning features or use of this software
|
|
|
|
* must display the following acknowledgement:
|
|
|
|
* This product includes software developed by Manuel Bouyer.
|
|
|
|
* 4. The name of the author may not be used to endorse or promote products
|
|
|
|
* derived from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
|
|
|
* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
|
|
|
* OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
|
|
* IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|
|
|
* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
|
|
|
* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <sys/param.h>
|
|
|
|
#include <sys/systm.h>
|
|
|
|
#include <sys/malloc.h>
|
|
|
|
|
|
|
|
#include <dev/pci/pcivar.h>
|
|
|
|
#include <dev/pci/pcidevs.h>
|
|
|
|
#include <dev/pci/pciidereg.h>
|
|
|
|
#include <dev/pci/pciidevar.h>
|
|
|
|
#include <dev/pci/pciide_cy693_reg.h>
|
|
|
|
#include <dev/pci/cy82c693var.h>
|
|
|
|
|
2003-10-11 21:40:15 +04:00
|
|
|
static void cy693_chip_map(struct pciide_softc*, struct pci_attach_args*);
|
2004-01-03 04:50:52 +03:00
|
|
|
static void cy693_setup_channel(struct wdc_channel*);
|
2003-10-08 15:51:59 +04:00
|
|
|
|
2003-10-11 21:40:15 +04:00
|
|
|
static int cypide_match(struct device *, struct cfdata *, void *);
|
|
|
|
static void cypide_attach(struct device *, struct device *, void *);
|
2003-10-08 15:51:59 +04:00
|
|
|
|
|
|
|
CFATTACH_DECL(cypide, sizeof(struct pciide_softc),
|
|
|
|
cypide_match, cypide_attach, NULL, NULL);
|
|
|
|
|
2003-10-11 21:40:15 +04:00
|
|
|
static const struct pciide_product_desc pciide_cypress_products[] = {
|
2003-10-08 15:51:59 +04:00
|
|
|
{ PCI_PRODUCT_CONTAQ_82C693,
|
|
|
|
IDE_16BIT_IOSPACE,
|
|
|
|
"Cypress 82C693 IDE Controller",
|
|
|
|
cy693_chip_map,
|
|
|
|
},
|
|
|
|
{ 0,
|
|
|
|
0,
|
|
|
|
NULL,
|
|
|
|
NULL
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2003-10-11 21:40:15 +04:00
|
|
|
static int
|
|
|
|
cypide_match(struct device *parent, struct cfdata *match, void *aux)
|
2003-10-08 15:51:59 +04:00
|
|
|
{
|
|
|
|
struct pci_attach_args *pa = aux;
|
|
|
|
|
2003-10-24 04:24:15 +04:00
|
|
|
if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_CONTAQ &&
|
|
|
|
PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE &&
|
|
|
|
PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) {
|
2003-10-08 15:51:59 +04:00
|
|
|
if (pciide_lookup_product(pa->pa_id, pciide_cypress_products))
|
|
|
|
return (2);
|
|
|
|
}
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
2003-10-11 21:40:15 +04:00
|
|
|
static void
|
|
|
|
cypide_attach(struct device *parent, struct device *self, void *aux)
|
2003-10-08 15:51:59 +04:00
|
|
|
{
|
|
|
|
struct pci_attach_args *pa = aux;
|
|
|
|
struct pciide_softc *sc = (struct pciide_softc *)self;
|
|
|
|
|
|
|
|
pciide_common_attach(sc, pa,
|
|
|
|
pciide_lookup_product(pa->pa_id, pciide_cypress_products));
|
|
|
|
|
|
|
|
}
|
|
|
|
|
2003-10-11 21:40:15 +04:00
|
|
|
static void
|
|
|
|
cy693_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
|
2003-10-08 15:51:59 +04:00
|
|
|
{
|
|
|
|
struct pciide_channel *cp;
|
|
|
|
pcireg_t interface = PCI_INTERFACE(pa->pa_class);
|
|
|
|
bus_size_t cmdsize, ctlsize;
|
|
|
|
|
|
|
|
if (pciide_chipen(sc, pa) == 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* this chip has 2 PCI IDE functions, one for primary and one for
|
|
|
|
* secondary. So we need to call pciide_mapregs_compat() with
|
|
|
|
* the real channel
|
|
|
|
*/
|
|
|
|
if (pa->pa_function == 1) {
|
|
|
|
sc->sc_cy_compatchan = 0;
|
|
|
|
} else if (pa->pa_function == 2) {
|
|
|
|
sc->sc_cy_compatchan = 1;
|
|
|
|
} else {
|
|
|
|
aprint_error("%s: unexpected PCI function %d\n",
|
|
|
|
sc->sc_wdcdev.sc_dev.dv_xname, pa->pa_function);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
|
|
|
|
aprint_normal("%s: bus-master DMA support present",
|
|
|
|
sc->sc_wdcdev.sc_dev.dv_xname);
|
|
|
|
pciide_mapreg_dma(sc, pa);
|
|
|
|
} else {
|
|
|
|
aprint_normal("%s: hardware does not support DMA",
|
|
|
|
sc->sc_wdcdev.sc_dev.dv_xname);
|
|
|
|
sc->sc_dma_ok = 0;
|
|
|
|
}
|
|
|
|
aprint_normal("\n");
|
|
|
|
|
|
|
|
sc->sc_cy_handle = cy82c693_init(pa->pa_iot);
|
|
|
|
if (sc->sc_cy_handle == NULL) {
|
|
|
|
aprint_error("%s: unable to map hyperCache control registers\n",
|
|
|
|
sc->sc_wdcdev.sc_dev.dv_xname);
|
|
|
|
sc->sc_dma_ok = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
sc->sc_wdcdev.cap = WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32 |
|
|
|
|
WDC_CAPABILITY_MODE;
|
|
|
|
if (sc->sc_dma_ok) {
|
|
|
|
sc->sc_wdcdev.cap |= WDC_CAPABILITY_DMA | WDC_CAPABILITY_IRQACK;
|
|
|
|
sc->sc_wdcdev.irqack = pciide_irqack;
|
|
|
|
}
|
|
|
|
sc->sc_wdcdev.PIO_cap = 4;
|
|
|
|
sc->sc_wdcdev.DMA_cap = 2;
|
|
|
|
sc->sc_wdcdev.set_modes = cy693_setup_channel;
|
|
|
|
|
|
|
|
sc->sc_wdcdev.channels = sc->wdc_chanarray;
|
|
|
|
sc->sc_wdcdev.nchannels = 1;
|
|
|
|
|
|
|
|
/* Only one channel for this chip; if we are here it's enabled */
|
|
|
|
cp = &sc->pciide_channels[0];
|
|
|
|
sc->wdc_chanarray[0] = &cp->wdc_channel;
|
|
|
|
cp->name = PCIIDE_CHANNEL_NAME(0);
|
|
|
|
cp->wdc_channel.channel = 0;
|
|
|
|
cp->wdc_channel.wdc = &sc->sc_wdcdev;
|
|
|
|
cp->wdc_channel.ch_queue =
|
2004-01-01 20:18:53 +03:00
|
|
|
malloc(sizeof(struct ata_queue), M_DEVBUF, M_NOWAIT);
|
2003-10-08 15:51:59 +04:00
|
|
|
if (cp->wdc_channel.ch_queue == NULL) {
|
|
|
|
aprint_error("%s primary channel: "
|
|
|
|
"can't allocate memory for command queue",
|
|
|
|
sc->sc_wdcdev.sc_dev.dv_xname);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
aprint_normal("%s: primary channel %s to ",
|
|
|
|
sc->sc_wdcdev.sc_dev.dv_xname,
|
|
|
|
(interface & PCIIDE_INTERFACE_SETTABLE(0)) ?
|
|
|
|
"configured" : "wired");
|
|
|
|
if (interface & PCIIDE_INTERFACE_PCI(0)) {
|
|
|
|
aprint_normal("native-PCI mode\n");
|
|
|
|
pciide_mapregs_native(pa, cp, &cmdsize, &ctlsize,
|
|
|
|
pciide_pci_intr);
|
|
|
|
} else {
|
|
|
|
aprint_normal("compatibility mode\n");
|
|
|
|
pciide_mapregs_compat(pa, cp, sc->sc_cy_compatchan, &cmdsize,
|
|
|
|
&ctlsize);
|
|
|
|
}
|
|
|
|
wdcattach(&cp->wdc_channel);
|
|
|
|
}
|
|
|
|
|
2003-10-11 21:40:15 +04:00
|
|
|
static void
|
2004-01-03 04:50:52 +03:00
|
|
|
cy693_setup_channel(struct wdc_channel *chp)
|
2003-10-08 15:51:59 +04:00
|
|
|
{
|
|
|
|
struct ata_drive_datas *drvp;
|
|
|
|
int drive;
|
|
|
|
u_int32_t cy_cmd_ctrl;
|
|
|
|
u_int32_t idedma_ctl;
|
|
|
|
struct pciide_channel *cp = (struct pciide_channel*)chp;
|
|
|
|
struct pciide_softc *sc = (struct pciide_softc *)cp->wdc_channel.wdc;
|
|
|
|
int dma_mode = -1;
|
|
|
|
|
|
|
|
WDCDEBUG_PRINT(("cy693_chip_map: old timings reg 0x%x\n",
|
|
|
|
pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)),DEBUG_PROBE);
|
|
|
|
|
|
|
|
cy_cmd_ctrl = idedma_ctl = 0;
|
|
|
|
|
|
|
|
/* setup DMA if needed */
|
|
|
|
pciide_channel_dma_setup(cp);
|
|
|
|
|
|
|
|
for (drive = 0; drive < 2; drive++) {
|
|
|
|
drvp = &chp->ch_drive[drive];
|
|
|
|
/* If no drive, skip */
|
|
|
|
if ((drvp->drive_flags & DRIVE) == 0)
|
|
|
|
continue;
|
|
|
|
/* add timing values, setup DMA if needed */
|
|
|
|
if (drvp->drive_flags & DRIVE_DMA) {
|
|
|
|
idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
|
|
|
|
/* use Multiword DMA */
|
|
|
|
if (dma_mode == -1 || dma_mode > drvp->DMA_mode)
|
|
|
|
dma_mode = drvp->DMA_mode;
|
|
|
|
}
|
|
|
|
cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
|
|
|
|
CY_CMD_CTRL_IOW_PULSE_OFF(drive));
|
|
|
|
cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
|
|
|
|
CY_CMD_CTRL_IOW_REC_OFF(drive));
|
|
|
|
cy_cmd_ctrl |= (cy_pio_pulse[drvp->PIO_mode] <<
|
|
|
|
CY_CMD_CTRL_IOR_PULSE_OFF(drive));
|
|
|
|
cy_cmd_ctrl |= (cy_pio_rec[drvp->PIO_mode] <<
|
|
|
|
CY_CMD_CTRL_IOR_REC_OFF(drive));
|
|
|
|
}
|
|
|
|
pci_conf_write(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL, cy_cmd_ctrl);
|
|
|
|
chp->ch_drive[0].DMA_mode = dma_mode;
|
|
|
|
chp->ch_drive[1].DMA_mode = dma_mode;
|
|
|
|
|
|
|
|
if (dma_mode == -1)
|
|
|
|
dma_mode = 0;
|
|
|
|
|
|
|
|
if (sc->sc_cy_handle != NULL) {
|
|
|
|
/* Note: `multiple' is implied. */
|
|
|
|
cy82c693_write(sc->sc_cy_handle,
|
|
|
|
(sc->sc_cy_compatchan == 0) ?
|
|
|
|
CY_DMA_IDX_PRIMARY : CY_DMA_IDX_SECONDARY, dma_mode);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (idedma_ctl != 0) {
|
|
|
|
/* Add software bits in status register */
|
There are some cards that map the ATA control and IDE DMA registers
in a different fashion. Individually, they have the same functionality,
but their layout is different. An example of such a chipset is
the Promise 203xx.
To be able to deal with this, transform the cmd and dma bus_space handles
into an array of handles, each seperately created with bus_space_subregion.
The code generated by using the extra indirection shouldn't change much,
since the extra indirection is negated by having the offset calculation
already done in bus_space_subregion. E.g.
bus_space_write_4(tag, handle, offset, value)
becomes
bus_space_write_4(tag, handles[offset], 0, value)
Reviewed by Manuel Bouyer. Tested on wdc_isa, wdc_pcmcia, viaide, piixide (i386)
and on cmdide (sparc64).
2003-11-28 02:02:40 +03:00
|
|
|
bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
|
|
|
|
idedma_ctl);
|
2003-10-08 15:51:59 +04:00
|
|
|
}
|
|
|
|
WDCDEBUG_PRINT(("cy693_chip_map: new timings reg 0x%x\n",
|
|
|
|
pci_conf_read(sc->sc_pc, sc->sc_tag, CY_CMD_CTRL)), DEBUG_PROBE);
|
|
|
|
}
|