2000-07-04 03:30:33 +04:00
|
|
|
/* $NetBSD: sireg.h,v 1.1 2000/07/03 23:30:33 pk Exp $ */
|
2000-06-26 23:54:08 +04:00
|
|
|
|
|
|
|
/*-
|
|
|
|
* Copyright (c) 2000 The NetBSD Foundation, Inc.
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* This code is derived from software contributed to The NetBSD Foundation
|
|
|
|
* by Paul Kranenburg.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* 3. All advertising materials mentioning features or use of this software
|
|
|
|
* must display the following acknowledgement:
|
|
|
|
* This product includes software developed by the NetBSD
|
|
|
|
* Foundation, Inc. and its contributors.
|
|
|
|
* 4. Neither the name of The NetBSD Foundation nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived
|
|
|
|
* from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
|
|
|
|
* ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
|
|
|
|
* TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
|
|
|
|
* PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
|
|
|
|
* BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
1995-07-09 01:32:47 +04:00
|
|
|
|
|
|
|
/*
|
2000-07-04 03:30:33 +04:00
|
|
|
* Register map for the VME SCSI-3 adpater (si)
|
1995-07-09 01:32:47 +04:00
|
|
|
* The first part of this register map is an NCR5380
|
|
|
|
* SCSI Bus Interface Controller (SBIC). The rest is a
|
2000-07-04 03:30:33 +04:00
|
|
|
* DMA controller and custom logic.
|
1995-07-09 01:32:47 +04:00
|
|
|
*/
|
|
|
|
|
|
|
|
|
2000-06-18 23:19:53 +04:00
|
|
|
#if __for_reference_only__
|
1996-01-02 01:40:56 +03:00
|
|
|
/*
|
2000-06-18 23:19:53 +04:00
|
|
|
* Am5380 Register map (no padding). See dev/ic/ncr5380reg.h
|
1996-01-02 01:40:56 +03:00
|
|
|
*/
|
|
|
|
struct ncr5380regs {
|
2000-06-18 23:19:53 +04:00
|
|
|
u_char r[8];
|
1996-01-02 01:40:56 +03:00
|
|
|
};
|
|
|
|
|
1995-07-09 01:32:47 +04:00
|
|
|
struct si_regs {
|
1996-01-02 01:40:56 +03:00
|
|
|
struct ncr5380regs sci;
|
|
|
|
|
1995-07-09 01:32:47 +04:00
|
|
|
/* DMA controller registers */
|
2000-06-26 23:54:08 +04:00
|
|
|
u_short dma_addrh; /* dma address (VME only) */
|
|
|
|
u_short dma_addrl; /* (high word, low word) */
|
|
|
|
u_short dma_counth; /* dma count (VME only) */
|
|
|
|
u_short dma_countl; /* (high word, low word) */
|
1995-09-04 02:21:27 +04:00
|
|
|
|
2000-06-26 23:54:08 +04:00
|
|
|
u_int pad0; /* no-existent register */
|
1995-09-04 02:21:27 +04:00
|
|
|
|
2000-06-26 23:54:08 +04:00
|
|
|
u_short fifo_data; /* fifo data register */
|
|
|
|
u_short fifo_count; /* fifo count register */
|
|
|
|
u_short si_csr; /* si control/status */
|
|
|
|
u_short bprh; /* VME byte pack high */
|
|
|
|
u_short bprl; /* VME byte pack low */
|
2000-06-18 23:19:53 +04:00
|
|
|
u_short iv_am; /* bits 0-7: intr vector */
|
1996-01-02 01:40:56 +03:00
|
|
|
/* bits 8-13: addr modifier (VME only) */
|
2000-06-18 23:19:53 +04:00
|
|
|
/* bits 14-15: unused */
|
|
|
|
u_short fifo_cnt_hi; /* high part of fifo_count (VME only) */
|
1996-01-02 01:40:56 +03:00
|
|
|
|
|
|
|
/* Whole thing repeats after 32 bytes. */
|
2000-06-18 23:19:53 +04:00
|
|
|
u_short _space[3];
|
|
|
|
};
|
|
|
|
#endif
|
1995-07-09 01:32:47 +04:00
|
|
|
|
2000-06-18 23:19:53 +04:00
|
|
|
/*
|
|
|
|
* Size of NCR5380 registers located at the bottom of the register bank
|
|
|
|
*/
|
|
|
|
#define NCR5380REGS_SZ 8
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Register definition for the `si' VME controller
|
|
|
|
*/
|
|
|
|
#define SIREG_DMA_ADDRH (NCR5380REGS_SZ + 0) /* DMA address, high word */
|
|
|
|
#define SIREG_DMA_ADDRL (NCR5380REGS_SZ + 2) /* DMA address, low word */
|
|
|
|
#define SIREG_DMA_CNTH (NCR5380REGS_SZ + 4) /* DMA count, high word */
|
|
|
|
#define SIREG_DMA_CNTL (NCR5380REGS_SZ + 6) /* DMA count, low word */
|
|
|
|
#define SIREG_FIFO_DATA (NCR5380REGS_SZ + 12) /* FIFO data */
|
|
|
|
#define SIREG_FIFO_CNT (NCR5380REGS_SZ + 14) /* FIFO count, low word */
|
|
|
|
#define SIREG_CSR (NCR5380REGS_SZ + 16) /* Control/status register */
|
|
|
|
#define SIREG_BPRH (NCR5380REGS_SZ + 18) /* VME byte pack, high word */
|
|
|
|
#define SIREG_BPRL (NCR5380REGS_SZ + 20) /* VME byte pack, low word */
|
|
|
|
#define SIREG_IV_AM (NCR5380REGS_SZ + 22) /* bits 0-7: intr vector;
|
|
|
|
bits 8-13: addr modifier */
|
|
|
|
#define SIREG_FIFO_CNTH (NCR5380REGS_SZ + 24) /* FIFO count, high word */
|
|
|
|
#define SIREG_BANK_SZ (NCR5380REGS_SZ + 26)
|
|
|
|
|
1995-07-09 01:32:47 +04:00
|
|
|
/*
|
|
|
|
* Status Register.
|
|
|
|
* Note:
|
|
|
|
* (r) indicates bit is read only.
|
|
|
|
* (rw) indicates bit is read or write.
|
|
|
|
* (v) vme host adaptor interface only.
|
|
|
|
* (o) sun3/50 onboard host adaptor interface only.
|
|
|
|
* (b) both vme and sun3/50 host adaptor interfaces.
|
2000-07-04 03:30:33 +04:00
|
|
|
*
|
|
|
|
* Note 2: because of the historical connections of this VME driver
|
|
|
|
* with the on-board SCSI interfaces found in sun3/50, sun3/60 and sun4/100
|
|
|
|
* systems, the (v), (o) and (b) qualifications are left in for
|
|
|
|
* cross-reference.
|
1995-07-09 01:32:47 +04:00
|
|
|
*/
|
|
|
|
#define SI_CSR_DMA_ACTIVE 0x8000 /* (r,o) dma transfer active */
|
|
|
|
#define SI_CSR_DMA_CONFLICT 0x4000 /* (r,b) reg accessed while dmaing */
|
|
|
|
#define SI_CSR_DMA_BUS_ERR 0x2000 /* (r,b) bus error during dma */
|
|
|
|
#define SI_CSR_ID 0x1000 /* (r,b) 0 for 3/50, 1 for SCSI-3, */
|
|
|
|
/* 0 if SCSI-3 unmodified */
|
|
|
|
#define SI_CSR_FIFO_FULL 0x0800 /* (r,b) fifo full */
|
|
|
|
#define SI_CSR_FIFO_EMPTY 0x0400 /* (r,b) fifo empty */
|
|
|
|
#define SI_CSR_SBC_IP 0x0200 /* (r,b) sbc interrupt pending */
|
|
|
|
#define SI_CSR_DMA_IP 0x0100 /* (r,b) dma interrupt pending */
|
|
|
|
#define SI_CSR_LOB 0x00c0 /* (r,v) number of leftover bytes */
|
2000-06-26 23:54:08 +04:00
|
|
|
#define SI_CSR_LOB_THREE 0x00c0 /* (r,v) three leftover bytes */
|
|
|
|
#define SI_CSR_LOB_TWO 0x0080 /* (r,v) two leftover bytes */
|
|
|
|
#define SI_CSR_LOB_ONE 0x0040 /* (r,v) one leftover byte */
|
1995-07-09 01:32:47 +04:00
|
|
|
#define SI_CSR_BPCON 0x0020 /* (rw,v) byte packing control */
|
|
|
|
/* dma is in 0=longwords, 1=words */
|
1996-01-02 01:40:56 +03:00
|
|
|
#define SI_CSR_DMA_EN 0x0010 /* (rw,v) dma/interrupt enable */
|
1995-07-09 01:32:47 +04:00
|
|
|
#define SI_CSR_SEND 0x0008 /* (rw,b) dma dir, 1=to device */
|
|
|
|
#define SI_CSR_INTR_EN 0x0004 /* (rw,b) interrupts enable */
|
|
|
|
#define SI_CSR_FIFO_RES 0x0002 /* (rw,b) inits fifo, 0=reset */
|
|
|
|
#define SI_CSR_SCSI_RES 0x0001 /* (rw,b) reset sbc and udc, 0=reset */
|