2006-11-16 04:32:37 +03:00
|
|
|
/* $NetBSD: mlx_eisa.c,v 1.18 2006/11/16 01:32:50 christos Exp $ */
|
2001-05-06 23:54:59 +04:00
|
|
|
|
|
|
|
/*-
|
|
|
|
* Copyright (c) 2001 The NetBSD Foundation, Inc.
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* This code is derived from software contributed to The NetBSD Foundation
|
|
|
|
* by Andrew Doran.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* 3. All advertising materials mentioning features or use of this software
|
|
|
|
* must display the following acknowledgement:
|
|
|
|
* This product includes software developed by the NetBSD
|
|
|
|
* Foundation, Inc. and its contributors.
|
|
|
|
* 4. Neither the name of The NetBSD Foundation nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived
|
|
|
|
* from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
|
|
|
|
* ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
|
|
|
|
* TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
|
|
|
|
* PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
|
|
|
|
* BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* EISA front-end for mlx(4) driver.
|
|
|
|
*/
|
|
|
|
|
2001-11-13 15:47:33 +03:00
|
|
|
#include <sys/cdefs.h>
|
2006-11-16 04:32:37 +03:00
|
|
|
__KERNEL_RCSID(0, "$NetBSD: mlx_eisa.c,v 1.18 2006/11/16 01:32:50 christos Exp $");
|
2001-11-13 15:47:33 +03:00
|
|
|
|
2001-05-06 23:54:59 +04:00
|
|
|
#include <sys/param.h>
|
|
|
|
#include <sys/systm.h>
|
|
|
|
#include <sys/device.h>
|
|
|
|
|
|
|
|
#include <machine/bus.h>
|
|
|
|
#include <machine/intr.h>
|
|
|
|
|
|
|
|
#include <dev/eisa/eisavar.h>
|
|
|
|
#include <dev/eisa/eisadevs.h>
|
|
|
|
|
|
|
|
#include <dev/ic/mlxreg.h>
|
|
|
|
#include <dev/ic/mlxio.h>
|
|
|
|
#include <dev/ic/mlxvar.h>
|
|
|
|
|
2003-05-03 18:57:38 +04:00
|
|
|
#define MLX_EISA_SLOT_OFFSET 0x0c80
|
|
|
|
#define MLX_EISA_IOSIZE (0x0ce0 - MLX_EISA_SLOT_OFFSET)
|
|
|
|
#define MLX_EISA_CFG01 (0x0cc0 - MLX_EISA_SLOT_OFFSET)
|
|
|
|
#define MLX_EISA_CFG02 (0x0cc1 - MLX_EISA_SLOT_OFFSET)
|
|
|
|
#define MLX_EISA_CFG03 (0x0cc3 - MLX_EISA_SLOT_OFFSET)
|
|
|
|
#define MLX_EISA_CFG04 (0x0c8d - MLX_EISA_SLOT_OFFSET)
|
|
|
|
#define MLX_EISA_CFG05 (0x0c90 - MLX_EISA_SLOT_OFFSET)
|
|
|
|
#define MLX_EISA_CFG06 (0x0c91 - MLX_EISA_SLOT_OFFSET)
|
|
|
|
#define MLX_EISA_CFG07 (0x0c92 - MLX_EISA_SLOT_OFFSET)
|
|
|
|
#define MLX_EISA_CFG08 (0x0c93 - MLX_EISA_SLOT_OFFSET)
|
|
|
|
#define MLX_EISA_CFG09 (0x0c94 - MLX_EISA_SLOT_OFFSET)
|
|
|
|
#define MLX_EISA_CFG10 (0x0c95 - MLX_EISA_SLOT_OFFSET)
|
2001-05-06 23:54:59 +04:00
|
|
|
|
|
|
|
static void mlx_eisa_attach(struct device *, struct device *, void *);
|
|
|
|
static int mlx_eisa_match(struct device *, struct cfdata *, void *);
|
|
|
|
|
|
|
|
static int mlx_v1_submit(struct mlx_softc *, struct mlx_ccb *);
|
|
|
|
static int mlx_v1_findcomplete(struct mlx_softc *, u_int *, u_int *);
|
|
|
|
static void mlx_v1_intaction(struct mlx_softc *, int);
|
|
|
|
static int mlx_v1_fw_handshake(struct mlx_softc *, int *, int *, int *);
|
|
|
|
#ifdef MLX_RESET
|
|
|
|
static int mlx_v1_reset(struct mlx_softc *);
|
|
|
|
#endif
|
|
|
|
|
2002-10-01 01:04:24 +04:00
|
|
|
CFATTACH_DECL(mlx_eisa, sizeof(struct mlx_softc),
|
2002-10-02 20:33:28 +04:00
|
|
|
mlx_eisa_match, mlx_eisa_attach, NULL, NULL);
|
2001-05-06 23:54:59 +04:00
|
|
|
|
2006-09-02 11:08:39 +04:00
|
|
|
static struct mlx_eisa_prod {
|
2002-08-26 19:27:12 +04:00
|
|
|
const char *mp_idstr;
|
|
|
|
int mp_nchan;
|
2006-09-02 11:08:39 +04:00
|
|
|
} const mlx_eisa_prod[] = {
|
2002-08-26 19:27:12 +04:00
|
|
|
{ "MLX0070", 1 },
|
|
|
|
{ "MLX0071", 3 },
|
|
|
|
{ "MLX0072", 3 },
|
|
|
|
{ "MLX0073", 2 },
|
|
|
|
{ "MLX0074", 1 },
|
|
|
|
{ "MLX0075", 3 },
|
|
|
|
{ "MLX0076", 2 },
|
|
|
|
{ "MLX0077", 1 },
|
2001-05-06 23:54:59 +04:00
|
|
|
};
|
|
|
|
|
|
|
|
static int
|
2006-11-16 04:32:37 +03:00
|
|
|
mlx_eisa_match(struct device *parent, struct cfdata *match,
|
2006-10-12 05:30:41 +04:00
|
|
|
void *aux)
|
2001-05-06 23:54:59 +04:00
|
|
|
{
|
|
|
|
struct eisa_attach_args *ea;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
ea = aux;
|
|
|
|
|
|
|
|
for (i = 0; i < sizeof(mlx_eisa_prod) / sizeof(mlx_eisa_prod[0]); i++)
|
2002-08-26 19:27:12 +04:00
|
|
|
if (strcmp(ea->ea_idstring, mlx_eisa_prod[i].mp_idstr) == 0)
|
2001-05-06 23:54:59 +04:00
|
|
|
return (1);
|
|
|
|
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2006-11-16 04:32:37 +03:00
|
|
|
mlx_eisa_attach(struct device *parent, struct device *self, void *aux)
|
2001-05-06 23:54:59 +04:00
|
|
|
{
|
|
|
|
struct eisa_attach_args *ea;
|
|
|
|
bus_space_handle_t ioh;
|
|
|
|
eisa_chipset_tag_t ec;
|
|
|
|
eisa_intr_handle_t ih;
|
|
|
|
struct mlx_softc *mlx;
|
|
|
|
bus_space_tag_t iot;
|
|
|
|
const char *intrstr;
|
2003-05-03 18:57:38 +04:00
|
|
|
int irq, i, icfg;
|
|
|
|
|
2001-05-06 23:54:59 +04:00
|
|
|
ea = aux;
|
2006-03-29 10:28:38 +04:00
|
|
|
mlx = device_private(self);
|
2001-05-06 23:54:59 +04:00
|
|
|
iot = ea->ea_iot;
|
|
|
|
ec = ea->ea_ec;
|
2003-05-03 18:57:38 +04:00
|
|
|
|
2001-05-06 23:54:59 +04:00
|
|
|
if (bus_space_map(iot, EISA_SLOT_ADDR(ea->ea_slot) +
|
|
|
|
MLX_EISA_SLOT_OFFSET, MLX_EISA_IOSIZE, 0, &ioh)) {
|
|
|
|
printf("can't map i/o space\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
mlx->mlx_iot = iot;
|
|
|
|
mlx->mlx_ioh = ioh;
|
|
|
|
mlx->mlx_dmat = ea->ea_dmat;
|
|
|
|
|
2005-02-27 03:26:58 +03:00
|
|
|
/*
|
2001-05-06 23:54:59 +04:00
|
|
|
* Map and establish the interrupt.
|
|
|
|
*/
|
2003-05-03 18:57:38 +04:00
|
|
|
icfg = bus_space_read_1(iot, ioh, MLX_EISA_CFG03);
|
|
|
|
|
|
|
|
switch (icfg & 0xf0) {
|
2001-05-06 23:54:59 +04:00
|
|
|
case 0xa0:
|
|
|
|
irq = 11;
|
|
|
|
break;
|
|
|
|
case 0xc0:
|
|
|
|
irq = 12;
|
|
|
|
break;
|
|
|
|
case 0xe0:
|
|
|
|
irq = 14;
|
|
|
|
break;
|
|
|
|
case 0x80:
|
|
|
|
irq = 15;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("controller on invalid IRQ\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (eisa_intr_map(ec, irq, &ih)) {
|
|
|
|
printf("can't map interrupt (%d)\n", irq);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
intrstr = eisa_intr_string(ec, ih);
|
2003-05-03 18:57:38 +04:00
|
|
|
mlx->mlx_ih = eisa_intr_establish(ec, ih,
|
|
|
|
((icfg & 0x08) != 0 ? IST_LEVEL : IST_EDGE),
|
|
|
|
IPL_BIO, mlx_intr, mlx);
|
2001-05-06 23:54:59 +04:00
|
|
|
if (mlx->mlx_ih == NULL) {
|
|
|
|
printf("can't establish interrupt");
|
|
|
|
if (intrstr != NULL)
|
|
|
|
printf(" at %s", intrstr);
|
|
|
|
printf("\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2002-08-26 19:27:12 +04:00
|
|
|
for (i = 0; i < sizeof(mlx_eisa_prod) / sizeof(mlx_eisa_prod[0]); i++)
|
|
|
|
if (strcmp(ea->ea_idstring, mlx_eisa_prod[i].mp_idstr) == 0) {
|
|
|
|
mlx->mlx_ci.ci_nchan = mlx_eisa_prod[i].mp_nchan;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
mlx->mlx_ci.ci_iftype = 1;
|
2001-05-06 23:54:59 +04:00
|
|
|
|
|
|
|
mlx->mlx_submit = mlx_v1_submit;
|
|
|
|
mlx->mlx_findcomplete = mlx_v1_findcomplete;
|
|
|
|
mlx->mlx_intaction = mlx_v1_intaction;
|
|
|
|
mlx->mlx_fw_handshake = mlx_v1_fw_handshake;
|
|
|
|
#ifdef MLX_RESET
|
|
|
|
mlx->mlx_reset = mlx_v1_reset;
|
|
|
|
#endif
|
|
|
|
|
2001-05-10 13:41:19 +04:00
|
|
|
printf(": Mylex RAID\n");
|
2001-05-06 23:54:59 +04:00
|
|
|
mlx_init(mlx, intrstr);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ================= V1 interface linkage =================
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Try to give (mc) to the controller. Returns 1 if successful, 0 on
|
|
|
|
* failure (the controller is not ready to take a command).
|
|
|
|
*
|
|
|
|
* Must be called at splbio or in a fashion that prevents reentry.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
mlx_v1_submit(struct mlx_softc *mlx, struct mlx_ccb *mc)
|
|
|
|
{
|
|
|
|
|
|
|
|
/* Ready for our command? */
|
|
|
|
if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_FULL) == 0) {
|
|
|
|
/* Copy mailbox data to window. */
|
|
|
|
bus_space_write_region_1(mlx->mlx_iot, mlx->mlx_ioh,
|
2002-08-31 09:18:03 +04:00
|
|
|
MLX_V1REG_MAILBOX, mc->mc_mbox, 13);
|
2001-05-06 23:54:59 +04:00
|
|
|
bus_space_barrier(mlx->mlx_iot, mlx->mlx_ioh,
|
2002-08-31 09:18:03 +04:00
|
|
|
MLX_V1REG_MAILBOX, 13,
|
2001-05-06 23:54:59 +04:00
|
|
|
BUS_SPACE_BARRIER_WRITE);
|
|
|
|
|
|
|
|
/* Post command. */
|
2002-08-26 19:27:12 +04:00
|
|
|
mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_FULL);
|
2001-05-06 23:54:59 +04:00
|
|
|
return (1);
|
|
|
|
}
|
|
|
|
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* See if a command has been completed, if so acknowledge its completion and
|
|
|
|
* recover the slot number and status code.
|
|
|
|
*
|
|
|
|
* Must be called at splbio or in a fashion that prevents reentry.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
mlx_v1_findcomplete(struct mlx_softc *mlx, u_int *slot, u_int *status)
|
|
|
|
{
|
|
|
|
|
|
|
|
/* Status available? */
|
2002-08-26 19:27:12 +04:00
|
|
|
if ((mlx_inb(mlx, MLX_V1REG_ODB) & MLX_V1_ODB_SAVAIL) != 0) {
|
2001-05-06 23:54:59 +04:00
|
|
|
*slot = mlx_inb(mlx, MLX_V1REG_MAILBOX + 0x0d);
|
|
|
|
*status = mlx_inw(mlx, MLX_V1REG_MAILBOX + 0x0e);
|
|
|
|
|
|
|
|
/* Acknowledge completion. */
|
|
|
|
mlx_outb(mlx, MLX_V1REG_ODB, MLX_V1_ODB_SAVAIL);
|
|
|
|
mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
|
|
|
|
return (1);
|
|
|
|
}
|
|
|
|
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable/disable interrupts as requested. (No acknowledge required)
|
|
|
|
*
|
|
|
|
* Must be called at splbio or in a fashion that prevents reentry.
|
|
|
|
*/
|
|
|
|
static void
|
|
|
|
mlx_v1_intaction(struct mlx_softc *mlx, int action)
|
|
|
|
{
|
|
|
|
|
|
|
|
mlx_outb(mlx, MLX_V1REG_IE, action ? 1 : 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Poll for firmware error codes during controller initialisation.
|
|
|
|
*
|
|
|
|
* Returns 0 if initialisation is complete, 1 if still in progress but no
|
|
|
|
* error has been fetched, 2 if an error has been retrieved.
|
|
|
|
*/
|
2005-02-27 03:26:58 +03:00
|
|
|
static int
|
2001-05-06 23:54:59 +04:00
|
|
|
mlx_v1_fw_handshake(struct mlx_softc *mlx, int *error, int *param1, int *param2)
|
|
|
|
{
|
|
|
|
u_int8_t fwerror;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* First time around, enable the IDB interrupt and clear any
|
|
|
|
* hardware completion status.
|
|
|
|
*/
|
|
|
|
if ((mlx->mlx_flags & MLXF_FW_INITTED) == 0) {
|
|
|
|
mlx_outb(mlx, MLX_V1REG_ODB_EN, 1);
|
|
|
|
DELAY(1000);
|
2001-12-18 16:38:48 +03:00
|
|
|
mlx_outb(mlx, MLX_V1REG_ODB, 1);
|
|
|
|
DELAY(1000);
|
2001-05-06 23:54:59 +04:00
|
|
|
mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
|
|
|
|
DELAY(1000);
|
|
|
|
mlx->mlx_flags |= MLXF_FW_INITTED;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Init in progress? */
|
|
|
|
if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_INIT_BUSY) == 0)
|
|
|
|
return (0);
|
|
|
|
|
|
|
|
/* Test error value. */
|
|
|
|
fwerror = mlx_inb(mlx, MLX_V1REG_ODB);
|
|
|
|
|
|
|
|
if ((fwerror & MLX_V1_FWERROR_PEND) == 0)
|
|
|
|
return (1);
|
|
|
|
|
|
|
|
/* XXX Fetch status. */
|
|
|
|
*error = fwerror & 0xf0;
|
|
|
|
*param1 = -1;
|
|
|
|
*param2 = -1;
|
|
|
|
|
|
|
|
/* Acknowledge. */
|
|
|
|
mlx_outb(mlx, MLX_V1REG_ODB, fwerror);
|
|
|
|
|
|
|
|
return (2);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef MLX_RESET
|
|
|
|
/*
|
|
|
|
* Reset the controller. Return non-zero on failure.
|
|
|
|
*/
|
2005-02-27 03:26:58 +03:00
|
|
|
static int
|
2001-05-06 23:54:59 +04:00
|
|
|
mlx_v1_reset(struct mlx_softc *mlx)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_SACK);
|
|
|
|
delay(1000000);
|
|
|
|
|
|
|
|
/* Wait up to 2 minutes for the bit to clear. */
|
|
|
|
for (i = 120; i != 0; i--) {
|
|
|
|
delay(1000000);
|
|
|
|
if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_SACK) == 0)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (i == 0)
|
|
|
|
return (-1);
|
|
|
|
|
|
|
|
mlx_outb(mlx, MLX_V1REG_ODB, MLX_V1_ODB_RESET);
|
|
|
|
mlx_outb(mlx, MLX_V1REG_IDB, MLX_V1_IDB_RESET);
|
|
|
|
|
|
|
|
/* Wait up to 5 seconds for the bit to clear... */
|
|
|
|
for (i = 5; i != 0; i--) {
|
|
|
|
delay(1000000);
|
|
|
|
if ((mlx_inb(mlx, MLX_V1REG_IDB) & MLX_V1_IDB_RESET) == 0)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (i == 0)
|
|
|
|
return (-1);
|
|
|
|
|
|
|
|
/* Wait up to 3 seconds for the other bit to clear... */
|
|
|
|
for (i = 5; i != 0; i--) {
|
|
|
|
delay(1000000);
|
|
|
|
if ((mlx_inb(mlx, MLX_V1REG_ODB) & MLX_V1_ODB_RESET) == 0)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (i == 0)
|
|
|
|
return (-1);
|
|
|
|
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
#endif /* MLX_RESET */
|