NetBSD/sys/arch/amiga/include/cpu.h

315 lines
9.4 KiB
C
Raw Normal View History

/* $NetBSD: cpu.h,v 1.29 1996/04/21 21:13:17 veego Exp $ */
1994-10-26 05:01:24 +03:00
/*
* Copyright (c) 1988 University of Utah.
* Copyright (c) 1982, 1990 The Regents of the University of California.
* All rights reserved.
*
* This code is derived from software contributed to Berkeley by
* the Systems Programming Group of the University of Utah Computer
* Science Department.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions
* are met:
* 1. Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
* 2. Redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution.
* 3. All advertising materials mentioning features or use of this software
* must display the following acknowledgement:
* This product includes software developed by the University of
* California, Berkeley and its contributors.
* 4. Neither the name of the University nor the names of its contributors
* may be used to endorse or promote products derived from this software
* without specific prior written permission.
*
* THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
* ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
* SUCH DAMAGE.
*
* from: Utah $Hdr: cpu.h 1.16 91/03/25$
*
* @(#)cpu.h 7.7 (Berkeley) 6/27/91
*/
1994-04-10 06:28:14 +04:00
#ifndef _MACHINE_CPU_H_
#define _MACHINE_CPU_H_
/*
* Exported definitions unique to amiga/68k cpu support.
*/
/*
* definitions of cpu-dependent requirements
* referenced in generic code
*/
#define cpu_swapin(p) /* nothing */
#define cpu_wait(p) /* nothing */
1995-05-12 04:21:54 +04:00
#define cpu_swapout(p) /* nothing */
/*
* Arguments to hardclock and gatherstats encapsulate the previous
* machine state in an opaque clockframe. One the hp300, we use
* what the hardware pushes on an interrupt (frame format 0).
*/
struct clockframe {
u_short sr; /* sr at time of interrupt */
u_long pc; /* pc at time of interrupt */
u_short vo; /* vector offset (4-word frame) */
};
#define CLKF_USERMODE(framep) (((framep)->sr & PSL_S) == 0)
/*#define CLKF_BASEPRI(framep) (((framep)->sr & PSL_IPL) == 0)*/
#define CLKF_BASEPRI(framep) (0)
#define CLKF_PC(framep) ((framep)->pc)
#if 0
/* We would like to do it this way... */
#define CLKF_INTR(framep) (((framep)->sr & PSL_M) == 0)
#else
/* but until we start using PSL_M, we have to do this instead */
#define CLKF_INTR(framep) (0) /* XXX */
#endif
/*
* Preempt the current process if in interrupt from user mode,
* or after the current trap/syscall if in system mode.
*/
#define need_resched() {want_resched = 1; setsoftast();}
/*
* Give a profiling tick to the current process from the softclock
* interrupt. On hp300, request an ast to send us through trap(),
* marking the proc as needing a profiling tick.
*/
#define profile_tick(p, framep) ((p)->p_flag |= P_OWEUPC, setsoftast())
#define need_proftick(p) ((p)->p_flag |= P_OWEUPC, setsoftast())
/*
* Notify the current process (p) that it has a signal pending,
* process as soon as possible.
*/
#define signotify(p) setsoftast()
#define setsoftast() (astpending = 1)
int astpending; /* need trap before returning to user mode */
int want_resched; /* resched() was called */
/* include support for software interrupts */
#include <machine/mtpr.h>
/*
* The rest of this should probably be moved to ../amiga/amigacpu.h,
* although some of it could probably be put into generic 68k headers.
*/
/* values for machineid (happen to be AFF_* settings of AttnFlags) */
#define AMIGA_68020 (1L<<1)
#define AMIGA_68030 (1L<<2)
#define AMIGA_68040 (1L<<3)
#define AMIGA_68881 (1L<<4)
#define AMIGA_68882 (1L<<5)
#define AMIGA_FPU40 (1L<<6)
#define AMIGA_68060 (1L<<7)
/* values for fputype */
#define FPU_NONE 0
#define FPU_68881 1
#define FPU_68882 2
#define FPU_68040 3
/* values for mmutype (assigned for quick testing) */
#define MMU_68030 -1 /* 68030 on-chip subset of 68851 */
#define MMU_68851 1 /* Motorola 68851 */
#define MMU_68040 -2 /* 68040 on-chip subsubset */
1995-03-28 22:13:48 +04:00
#ifdef _KERNEL
int machineid, mmutype, fputype;
#endif
/*
* 68851 and 68030 MMU
*/
#define PMMU_LVLMASK 0x0007
#define PMMU_INV 0x0400
#define PMMU_WP 0x0800
#define PMMU_ALV 0x1000
#define PMMU_SO 0x2000
#define PMMU_LV 0x4000
#define PMMU_BE 0x8000
#define PMMU_FAULT (PMMU_WP|PMMU_INV)
/* 680X0 function codes */
#define FC_USERD 1 /* user data space */
#define FC_USERP 2 /* user program space */
#define FC_SUPERD 5 /* supervisor data space */
#define FC_SUPERP 6 /* supervisor program space */
#define FC_CPU 7 /* CPU space */
/* fields in the 68020 cache control register */
#define IC_ENABLE 0x0001 /* enable instruction cache */
#define IC_FREEZE 0x0002 /* freeze instruction cache */
#define IC_CE 0x0004 /* clear instruction cache entry */
#define IC_CLR 0x0008 /* clear entire instruction cache */
/* additional fields in the 68030 cache control register */
#define IC_BE 0x0010 /* instruction burst enable */
#define DC_ENABLE 0x0100 /* data cache enable */
#define DC_FREEZE 0x0200 /* data cache freeze */
#define DC_CE 0x0400 /* clear data cache entry */
#define DC_CLR 0x0800 /* clear entire data cache */
#define DC_BE 0x1000 /* data burst enable */
#define DC_WA 0x2000 /* write allocate */
/* fields in the 68040 cache control register */
#define IC40_ENABLE 0x00008000 /* enable instruction cache */
#define DC40_ENABLE 0x80000000 /* enable data cache */
1996-03-30 19:22:55 +03:00
/* additional fields in the 68060 cache control register */
1996-03-26 19:55:37 +03:00
#define DC60_NAD 0x40000000 /* no allocate mode, data cache */
#define DC60_ESB 0x20000000 /* enable store buffer */
#define DC60_DPI 0x10000000 /* disable CPUSH invalidation */
#define DC60_FOC 0x08000000 /* four kB data cache mode (else 8) */
#define IC60_EBC 0x00800000 /* enable branch cache */
#define IC60_CABC 0x00400000 /* clear all branch cache entries */
#define IC60_CUBC 0x00200000 /* clear user branch cache entries */
#define IC60_NAI 0x00004000 /* no allocate mode, instr. cache */
#define IC60_FIC 0x00002000 /* four kB instr. cache (else 8) */
#define CACHE_ON (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
#define CACHE_OFF (DC_CLR|IC_CLR)
#define CACHE_CLR (CACHE_ON)
#define IC_CLEAR (DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
#define DC_CLEAR (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
/* 68040 cache control */
#define CACHE40_ON (IC40_ENABLE|DC40_ENABLE)
#define CACHE40_OFF 0x00000000
1996-03-26 19:55:37 +03:00
#define CACHE60_ON (CACHE40_ON |IC60_CABC|IC60_EBC|DC60_ESB)
#define CACHE60_OFF (CACHE40_OFF|IC60_CABC)
/*
* CTL_MACHDEP definitions.
*/
#define CPU_CONSDEV 1 /* dev_t: console terminal device */
#define CPU_MAXID 2 /* number of valid machdep ids */
#define CTL_MACHDEP_NAMES { \
{ 0, 0 }, \
{ "console_device", CTLTYPE_STRUCT }, \
}
#ifdef _KERNEL
/*
* Prototypes from amiga_init.c
*/
void *alloc_z2mem __P((long));
/*
* Prototypes from autoconf.c
*/
void configure __P((void));
int is_a1200 __P((void));
int is_a3000 __P((void));
int is_a4000 __P((void));
/*
* Prototypes from clock.c
*/
u_long clkread __P((void));
/*
* Prototypes from locore.s
*/
struct fpframe;
struct user;
struct pcb;
void clearseg __P((vm_offset_t));
void doboot __P((void));
u_long getdfc __P((void));
u_long getsfc __P((void));
void loadustp __P((int));
#ifdef FPCOPROC
void m68881_save __P((struct fpframe *));
void m68881_restore __P((struct fpframe *));
#endif
void physcopyseg __P((vm_offset_t, vm_offset_t));
u_int probeva __P((u_int, u_int));
void proc_trampoline __P((void));
void savectx __P((struct pcb *));
void switch_exit __P((struct proc *));
void DCIAS __P((vm_offset_t));
void DCIS __P((void));
void DCIU __P((void));
void ICIA __P((void));
void ICPA __P((void));
void PCIA __P((void));
void TBIA __P((void));
void TBIS __P((vm_offset_t));
void TBIAS __P((void));
void TBIAU __P((void));
#ifdef M68040
void DCFA __P((void));
void DCFP __P((vm_offset_t));
void DCFL __P((vm_offset_t));
void DCPL __P((vm_offset_t));
void DCPP __P((vm_offset_t));
void ICPL __P((vm_offset_t));
void ICPP __P((vm_offset_t));
#endif
/*
* Prototypes from machdep.c
*/
int badaddr __P((caddr_t));
int badbaddr __P((caddr_t));
void bootsync __P((void));
void dumpconf __P((void));
struct frame;
void regdump __P((struct frame *, int));
/*
* Prototypes from sys_machdep.c:
*/
int cachectl __P((int, caddr_t, int));
int dma_cachectl __P((caddr_t, int));
/*
* Prototypes from vm_machdep.c
*/
void cpu_set_kpc __P((struct proc *, void (*)(struct proc *)));
int kvtop __P((caddr_t));
void physaccess __P((caddr_t, caddr_t, int, int));
void physunaccess __P((caddr_t, int));
void setredzone __P((u_int *, caddr_t));
/*
* Prototypes from swapgeneric.c:
*/
void setconf __P((void));
/*
* Prototypes from pmap.c:
*/
void pmap_bootstrap __P((vm_offset_t, vm_offset_t));
#endif /* _KERNEL */
1994-04-10 06:28:14 +04:00
#endif /* !_MACHINE_CPU_H_ */