1998-01-12 13:39:01 +03:00
|
|
|
/* $NetBSD: ivsc.c,v 1.23 1998/01/12 10:39:56 thorpej Exp $ */
|
1994-10-26 05:01:24 +03:00
|
|
|
|
1994-05-08 09:52:54 +04:00
|
|
|
/*
|
1994-05-29 08:49:51 +04:00
|
|
|
* Copyright (c) 1994 Michael L. Hitch
|
1994-05-08 09:52:54 +04:00
|
|
|
* Copyright (c) 1982, 1990 The Regents of the University of California.
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* 3. All advertising materials mentioning features or use of this software
|
|
|
|
* must display the following acknowledgement:
|
|
|
|
* This product includes software developed by the University of
|
|
|
|
* California, Berkeley and its contributors.
|
|
|
|
* 4. Neither the name of the University nor the names of its contributors
|
|
|
|
* may be used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
|
|
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
|
|
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
|
|
* SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* @(#)ivsdma.c
|
|
|
|
*/
|
1994-05-29 08:49:51 +04:00
|
|
|
#include <sys/param.h>
|
|
|
|
#include <sys/systm.h>
|
|
|
|
#include <sys/kernel.h>
|
|
|
|
#include <sys/device.h>
|
1997-08-27 15:22:52 +04:00
|
|
|
#include <dev/scsipi/scsi_all.h>
|
|
|
|
#include <dev/scsipi/scsipi_all.h>
|
|
|
|
#include <dev/scsipi/scsiconf.h>
|
1994-05-29 08:49:51 +04:00
|
|
|
#include <amiga/amiga/custom.h>
|
|
|
|
#include <amiga/amiga/device.h>
|
1995-02-12 22:18:33 +03:00
|
|
|
#include <amiga/amiga/isr.h>
|
1994-05-29 08:49:51 +04:00
|
|
|
#include <amiga/dev/scireg.h>
|
|
|
|
#include <amiga/dev/scivar.h>
|
1994-12-28 12:24:55 +03:00
|
|
|
#include <amiga/dev/zbusvar.h>
|
1994-05-29 08:49:51 +04:00
|
|
|
|
|
|
|
void ivscattach __P((struct device *, struct device *, void *));
|
1996-12-23 12:09:49 +03:00
|
|
|
int ivscmatch __P((struct device *, struct cfdata *, void *));
|
1994-05-29 08:49:51 +04:00
|
|
|
|
1996-04-22 01:10:48 +04:00
|
|
|
int ivsc_intr __P((void *));
|
1994-05-29 08:49:51 +04:00
|
|
|
int ivsc_dma_xfer_in __P((struct sci_softc *dev, int len,
|
|
|
|
register u_char *buf, int phase));
|
|
|
|
int ivsc_dma_xfer_out __P((struct sci_softc *dev, int len,
|
|
|
|
register u_char *buf, int phase));
|
|
|
|
|
1997-08-27 15:22:52 +04:00
|
|
|
struct scsipi_adapter ivsc_scsiswitch = {
|
1994-05-29 08:49:51 +04:00
|
|
|
sci_scsicmd,
|
|
|
|
sci_minphys,
|
|
|
|
0, /* no lun support */
|
|
|
|
0, /* no lun support */
|
|
|
|
};
|
|
|
|
|
1997-08-27 15:22:52 +04:00
|
|
|
struct scsipi_device ivsc_scsidev = {
|
1994-05-29 08:49:51 +04:00
|
|
|
NULL, /* use default error handler */
|
|
|
|
NULL, /* do not have a start functio */
|
|
|
|
NULL, /* have no async handler */
|
|
|
|
NULL, /* Use default done routine */
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
#ifdef DEBUG
|
|
|
|
extern int sci_debug;
|
1996-10-13 07:05:43 +04:00
|
|
|
#define QPRINTF(a) if (sci_debug > 1) printf a
|
1996-04-22 01:10:48 +04:00
|
|
|
#else
|
|
|
|
#define QPRINTF(a)
|
1994-05-29 08:49:51 +04:00
|
|
|
#endif
|
|
|
|
|
|
|
|
extern int sci_data_wait;
|
|
|
|
|
1995-05-07 19:37:02 +04:00
|
|
|
int ivsdma_pseudo = 1; /* 0=off, 1=on */
|
|
|
|
|
1996-03-17 04:16:48 +03:00
|
|
|
struct cfattach ivsc_ca = {
|
|
|
|
sizeof(struct sci_softc), ivscmatch, ivscattach
|
|
|
|
};
|
|
|
|
|
1994-05-08 09:52:54 +04:00
|
|
|
/*
|
1994-05-29 08:49:51 +04:00
|
|
|
* if this is an IVS board
|
1994-05-08 09:52:54 +04:00
|
|
|
*/
|
1994-05-29 08:49:51 +04:00
|
|
|
int
|
1996-12-23 12:09:49 +03:00
|
|
|
ivscmatch(pdp, cfp, auxp)
|
1994-05-29 08:49:51 +04:00
|
|
|
struct device *pdp;
|
1996-12-23 12:09:49 +03:00
|
|
|
struct cfdata *cfp;
|
|
|
|
void *auxp;
|
1994-05-29 08:49:51 +04:00
|
|
|
{
|
1994-12-28 12:24:55 +03:00
|
|
|
struct zbus_args *zap;
|
1994-05-08 09:52:54 +04:00
|
|
|
|
1994-05-29 08:49:51 +04:00
|
|
|
zap = auxp;
|
1994-05-08 09:52:54 +04:00
|
|
|
|
1994-05-29 08:49:51 +04:00
|
|
|
/*
|
|
|
|
* Check manufacturer and product id.
|
|
|
|
*/
|
|
|
|
if (zap->manid != 2112 || /* If manufacturer is IVS */
|
1995-08-18 19:27:29 +04:00
|
|
|
(zap->prodid != 48 && /* product = Trumpcard 500 */
|
|
|
|
zap->prodid != 52 && /* product = Trumpcard */
|
1994-05-29 08:49:51 +04:00
|
|
|
zap->prodid != 243)) /* product = Vector SCSI */
|
|
|
|
return(0); /* didn't match */
|
|
|
|
return(1);
|
|
|
|
}
|
1994-05-08 09:52:54 +04:00
|
|
|
|
|
|
|
void
|
1994-05-29 08:49:51 +04:00
|
|
|
ivscattach(pdp, dp, auxp)
|
|
|
|
struct device *pdp, *dp;
|
|
|
|
void *auxp;
|
|
|
|
{
|
|
|
|
volatile u_char *rp;
|
|
|
|
struct sci_softc *sc;
|
1994-12-28 12:24:55 +03:00
|
|
|
struct zbus_args *zap;
|
1994-05-29 08:49:51 +04:00
|
|
|
|
1996-10-13 07:05:43 +04:00
|
|
|
printf("\n");
|
1994-06-13 12:12:30 +04:00
|
|
|
|
1994-05-29 08:49:51 +04:00
|
|
|
zap = auxp;
|
|
|
|
|
|
|
|
sc = (struct sci_softc *)dp;
|
|
|
|
rp = zap->va + 0x40;
|
|
|
|
sc->sci_data = rp;
|
|
|
|
sc->sci_odata = rp;
|
|
|
|
sc->sci_icmd = rp + 2;
|
|
|
|
sc->sci_mode = rp + 4;
|
|
|
|
sc->sci_tcmd = rp + 6;
|
|
|
|
sc->sci_bus_csr = rp + 8;
|
|
|
|
sc->sci_sel_enb = rp + 8;
|
|
|
|
sc->sci_csr = rp + 10;
|
|
|
|
sc->sci_dma_send = rp + 10;
|
|
|
|
sc->sci_idata = rp + 12;
|
|
|
|
sc->sci_trecv = rp + 12;
|
|
|
|
sc->sci_iack = rp + 14;
|
|
|
|
sc->sci_irecv = rp + 14;
|
|
|
|
|
1995-05-07 19:37:02 +04:00
|
|
|
if (ivsdma_pseudo == 1) {
|
|
|
|
sc->dma_xfer_in = ivsc_dma_xfer_in;
|
|
|
|
sc->dma_xfer_out = ivsc_dma_xfer_out;
|
|
|
|
}
|
1994-05-29 08:49:51 +04:00
|
|
|
|
1995-02-12 22:18:33 +03:00
|
|
|
sc->sc_isr.isr_intr = ivsc_intr;
|
|
|
|
sc->sc_isr.isr_arg = sc;
|
|
|
|
sc->sc_isr.isr_ipl = 2;
|
|
|
|
add_isr(&sc->sc_isr);
|
|
|
|
|
1994-05-29 08:49:51 +04:00
|
|
|
scireset(sc);
|
|
|
|
|
1997-08-27 15:22:52 +04:00
|
|
|
sc->sc_link.scsipi_scsi.channel = SCSI_CHANNEL_ONLY_ONE;
|
1994-05-29 08:49:51 +04:00
|
|
|
sc->sc_link.adapter_softc = sc;
|
1997-08-27 15:22:52 +04:00
|
|
|
sc->sc_link.scsipi_scsi.adapter_target = 7;
|
1994-05-29 08:49:51 +04:00
|
|
|
sc->sc_link.adapter = &ivsc_scsiswitch;
|
|
|
|
sc->sc_link.device = &ivsc_scsidev;
|
1995-01-05 10:22:31 +03:00
|
|
|
sc->sc_link.openings = 1;
|
1997-08-27 15:22:52 +04:00
|
|
|
sc->sc_link.scsipi_scsi.max_target = 7;
|
|
|
|
sc->sc_link.type = BUS_SCSI;
|
1994-05-29 08:49:51 +04:00
|
|
|
TAILQ_INIT(&sc->sc_xslist);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* attach all scsi units on us
|
|
|
|
*/
|
1996-08-28 22:59:15 +04:00
|
|
|
config_found(dp, &sc->sc_link, scsiprint);
|
1994-05-29 08:49:51 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
ivsc_dma_xfer_in (dev, len, buf, phase)
|
|
|
|
struct sci_softc *dev;
|
|
|
|
int len;
|
|
|
|
register u_char *buf;
|
|
|
|
int phase;
|
|
|
|
{
|
1995-05-07 19:37:02 +04:00
|
|
|
int wait = sci_data_wait;
|
|
|
|
volatile register u_char *sci_dma = dev->sci_idata + 0x20;
|
|
|
|
volatile register u_char *sci_csr = dev->sci_csr;
|
1996-04-22 01:10:48 +04:00
|
|
|
#ifdef DEBUG
|
|
|
|
u_char *obp = buf;
|
|
|
|
#endif
|
1995-05-07 19:37:02 +04:00
|
|
|
|
|
|
|
QPRINTF(("ivsc_dma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
|
|
|
|
|
|
|
|
*dev->sci_tcmd = phase;
|
|
|
|
*dev->sci_mode |= SCI_MODE_DMA;
|
|
|
|
*dev->sci_irecv = 0;
|
|
|
|
|
|
|
|
while (len >= 128) {
|
|
|
|
wait = sci_data_wait;
|
|
|
|
while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
|
|
|
|
(SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
|
|
|
|
if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
|
|
|
|
|| !(*dev->sci_bus_csr & SCI_BUS_BSY)
|
|
|
|
|| --wait < 0) {
|
|
|
|
#ifdef DEBUG
|
|
|
|
if (sci_debug)
|
1996-10-13 07:05:43 +04:00
|
|
|
printf("ivsc_dma_in2 fail: l%d i%x w%d\n",
|
1996-04-22 01:10:48 +04:00
|
|
|
len, *dev->sci_bus_csr, wait);
|
1995-05-07 19:37:02 +04:00
|
|
|
#endif
|
|
|
|
*dev->sci_mode &= ~SCI_MODE_DMA;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#define R1 (*buf++ = *sci_dma)
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
R1; R1; R1; R1; R1; R1; R1; R1;
|
|
|
|
len -= 128;
|
|
|
|
}
|
|
|
|
|
|
|
|
while (len > 0) {
|
|
|
|
wait = sci_data_wait;
|
|
|
|
while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
|
|
|
|
(SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
|
|
|
|
if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
|
|
|
|
|| !(*dev->sci_bus_csr & SCI_BUS_BSY)
|
|
|
|
|| --wait < 0) {
|
|
|
|
#ifdef DEBUG
|
|
|
|
if (sci_debug)
|
1996-10-13 07:05:43 +04:00
|
|
|
printf("ivsc_dma_in1 fail: l%d i%x w%d\n",
|
1996-04-22 01:10:48 +04:00
|
|
|
len, *dev->sci_bus_csr, wait);
|
1995-05-07 19:37:02 +04:00
|
|
|
#endif
|
|
|
|
*dev->sci_mode &= ~SCI_MODE_DMA;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
*buf++ = *sci_dma;
|
|
|
|
len--;
|
|
|
|
}
|
|
|
|
|
|
|
|
QPRINTF(("ivsc_dma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
|
|
|
|
len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
|
|
|
|
obp[6], obp[7], obp[8], obp[9]));
|
|
|
|
|
|
|
|
*dev->sci_mode &= ~SCI_MODE_DMA;
|
|
|
|
return 0;
|
1994-05-29 08:49:51 +04:00
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
ivsc_dma_xfer_out (dev, len, buf, phase)
|
|
|
|
struct sci_softc *dev;
|
|
|
|
int len;
|
|
|
|
register u_char *buf;
|
|
|
|
int phase;
|
1994-05-08 09:52:54 +04:00
|
|
|
{
|
1995-05-07 19:37:02 +04:00
|
|
|
int wait = sci_data_wait;
|
|
|
|
volatile register u_char *sci_dma = dev->sci_data + 0x20;
|
|
|
|
volatile register u_char *sci_csr = dev->sci_csr;
|
|
|
|
|
|
|
|
QPRINTF(("ivsc_dma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
|
|
|
|
|
|
|
|
QPRINTF(("ivsc_dma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
|
|
|
|
len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
|
|
|
|
buf[6], buf[7], buf[8], buf[9]));
|
|
|
|
|
|
|
|
*dev->sci_tcmd = phase;
|
|
|
|
*dev->sci_mode |= SCI_MODE_DMA;
|
|
|
|
*dev->sci_icmd |= SCI_ICMD_DATA;
|
|
|
|
*dev->sci_dma_send = 0;
|
|
|
|
while (len > 0) {
|
|
|
|
wait = sci_data_wait;
|
|
|
|
while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
|
|
|
|
(SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
|
|
|
|
if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
|
|
|
|
|| !(*dev->sci_bus_csr & SCI_BUS_BSY)
|
|
|
|
|| --wait < 0) {
|
|
|
|
#ifdef DEBUG
|
|
|
|
if (sci_debug)
|
1996-10-13 07:05:43 +04:00
|
|
|
printf("ivsc_dma_out fail: l%d i%x w%d\n",
|
1996-04-22 01:10:48 +04:00
|
|
|
len, *dev->sci_bus_csr, wait);
|
1994-05-08 09:52:54 +04:00
|
|
|
#endif
|
1995-05-07 19:37:02 +04:00
|
|
|
*dev->sci_mode &= ~SCI_MODE_DMA;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
*sci_dma = *buf++;
|
|
|
|
len--;
|
|
|
|
}
|
|
|
|
|
|
|
|
wait = sci_data_wait;
|
|
|
|
while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
|
|
|
|
SCI_CSR_PHASE_MATCH && --wait);
|
|
|
|
|
|
|
|
|
|
|
|
*dev->sci_mode &= ~SCI_MODE_DMA;
|
|
|
|
return 0;
|
|
|
|
}
|
1994-05-29 08:49:51 +04:00
|
|
|
|
|
|
|
int
|
1996-04-22 01:10:48 +04:00
|
|
|
ivsc_intr(arg)
|
|
|
|
void *arg;
|
1995-02-12 22:18:33 +03:00
|
|
|
{
|
1996-04-22 01:10:48 +04:00
|
|
|
struct sci_softc *dev = arg;
|
1994-05-29 08:49:51 +04:00
|
|
|
u_char stat;
|
|
|
|
|
1995-02-12 22:18:33 +03:00
|
|
|
if ((*dev->sci_csr & SCI_CSR_INT) == 0)
|
|
|
|
return(0);
|
|
|
|
stat = *dev->sci_iack;
|
1996-03-28 22:23:32 +03:00
|
|
|
/* XXXX is: something is missing here, at least a: */
|
|
|
|
return(1);
|
1994-05-29 08:49:51 +04:00
|
|
|
}
|